cm3xxx.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665
  1. /*
  2. * OMAP3xxx CM module functions
  3. *
  4. * Copyright (C) 2009 Nokia Corporation
  5. * Copyright (C) 2008-2010, 2012 Texas Instruments, Inc.
  6. * Paul Walmsley
  7. * Rajendra Nayak <rnayak@ti.com>
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. */
  13. #include <linux/kernel.h>
  14. #include <linux/types.h>
  15. #include <linux/delay.h>
  16. #include <linux/errno.h>
  17. #include <linux/err.h>
  18. #include <linux/io.h>
  19. #include "soc.h"
  20. #include "iomap.h"
  21. #include "common.h"
  22. #include "prm2xxx_3xxx.h"
  23. #include "cm.h"
  24. #include "cm3xxx.h"
  25. #include "cm-regbits-34xx.h"
  26. #include "clockdomain.h"
  27. static const u8 omap3xxx_cm_idlest_offs[] = {
  28. CM_IDLEST1, CM_IDLEST2, OMAP2430_CM_IDLEST3
  29. };
  30. /*
  31. *
  32. */
  33. static void _write_clktrctrl(u8 c, s16 module, u32 mask)
  34. {
  35. u32 v;
  36. v = omap2_cm_read_mod_reg(module, OMAP2_CM_CLKSTCTRL);
  37. v &= ~mask;
  38. v |= c << __ffs(mask);
  39. omap2_cm_write_mod_reg(v, module, OMAP2_CM_CLKSTCTRL);
  40. }
  41. bool omap3xxx_cm_is_clkdm_in_hwsup(s16 module, u32 mask)
  42. {
  43. u32 v;
  44. v = omap2_cm_read_mod_reg(module, OMAP2_CM_CLKSTCTRL);
  45. v &= mask;
  46. v >>= __ffs(mask);
  47. return (v == OMAP34XX_CLKSTCTRL_ENABLE_AUTO) ? 1 : 0;
  48. }
  49. void omap3xxx_cm_clkdm_enable_hwsup(s16 module, u32 mask)
  50. {
  51. _write_clktrctrl(OMAP34XX_CLKSTCTRL_ENABLE_AUTO, module, mask);
  52. }
  53. void omap3xxx_cm_clkdm_disable_hwsup(s16 module, u32 mask)
  54. {
  55. _write_clktrctrl(OMAP34XX_CLKSTCTRL_DISABLE_AUTO, module, mask);
  56. }
  57. void omap3xxx_cm_clkdm_force_sleep(s16 module, u32 mask)
  58. {
  59. _write_clktrctrl(OMAP34XX_CLKSTCTRL_FORCE_SLEEP, module, mask);
  60. }
  61. void omap3xxx_cm_clkdm_force_wakeup(s16 module, u32 mask)
  62. {
  63. _write_clktrctrl(OMAP34XX_CLKSTCTRL_FORCE_WAKEUP, module, mask);
  64. }
  65. /*
  66. *
  67. */
  68. /**
  69. * omap3xxx_cm_wait_module_ready - wait for a module to leave idle or standby
  70. * @prcm_mod: PRCM module offset
  71. * @idlest_id: CM_IDLESTx register ID (i.e., x = 1, 2, 3)
  72. * @idlest_shift: shift of the bit in the CM_IDLEST* register to check
  73. *
  74. * Wait for the PRCM to indicate that the module identified by
  75. * (@prcm_mod, @idlest_id, @idlest_shift) is clocked. Return 0 upon
  76. * success or -EBUSY if the module doesn't enable in time.
  77. */
  78. int omap3xxx_cm_wait_module_ready(s16 prcm_mod, u8 idlest_id, u8 idlest_shift)
  79. {
  80. int ena = 0, i = 0;
  81. u8 cm_idlest_reg;
  82. u32 mask;
  83. if (!idlest_id || (idlest_id > ARRAY_SIZE(omap3xxx_cm_idlest_offs)))
  84. return -EINVAL;
  85. cm_idlest_reg = omap3xxx_cm_idlest_offs[idlest_id - 1];
  86. mask = 1 << idlest_shift;
  87. ena = 0;
  88. omap_test_timeout(((omap2_cm_read_mod_reg(prcm_mod, cm_idlest_reg) &
  89. mask) == ena), MAX_MODULE_READY_TIME, i);
  90. return (i < MAX_MODULE_READY_TIME) ? 0 : -EBUSY;
  91. }
  92. /**
  93. * omap3xxx_cm_split_idlest_reg - split CM_IDLEST reg addr into its components
  94. * @idlest_reg: CM_IDLEST* virtual address
  95. * @prcm_inst: pointer to an s16 to return the PRCM instance offset
  96. * @idlest_reg_id: pointer to a u8 to return the CM_IDLESTx register ID
  97. *
  98. * XXX This function is only needed until absolute register addresses are
  99. * removed from the OMAP struct clk records.
  100. */
  101. int omap3xxx_cm_split_idlest_reg(void __iomem *idlest_reg, s16 *prcm_inst,
  102. u8 *idlest_reg_id)
  103. {
  104. unsigned long offs;
  105. u8 idlest_offs;
  106. int i;
  107. if (idlest_reg < (cm_base + OMAP3430_IVA2_MOD) ||
  108. idlest_reg > (cm_base + 0x1ffff))
  109. return -EINVAL;
  110. idlest_offs = (unsigned long)idlest_reg & 0xff;
  111. for (i = 0; i < ARRAY_SIZE(omap3xxx_cm_idlest_offs); i++) {
  112. if (idlest_offs == omap3xxx_cm_idlest_offs[i]) {
  113. *idlest_reg_id = i + 1;
  114. break;
  115. }
  116. }
  117. if (i == ARRAY_SIZE(omap3xxx_cm_idlest_offs))
  118. return -EINVAL;
  119. offs = idlest_reg - cm_base;
  120. offs &= 0xff00;
  121. *prcm_inst = offs;
  122. return 0;
  123. }
  124. /* Clockdomain low-level operations */
  125. static int omap3xxx_clkdm_add_sleepdep(struct clockdomain *clkdm1,
  126. struct clockdomain *clkdm2)
  127. {
  128. omap2_cm_set_mod_reg_bits((1 << clkdm2->dep_bit),
  129. clkdm1->pwrdm.ptr->prcm_offs,
  130. OMAP3430_CM_SLEEPDEP);
  131. return 0;
  132. }
  133. static int omap3xxx_clkdm_del_sleepdep(struct clockdomain *clkdm1,
  134. struct clockdomain *clkdm2)
  135. {
  136. omap2_cm_clear_mod_reg_bits((1 << clkdm2->dep_bit),
  137. clkdm1->pwrdm.ptr->prcm_offs,
  138. OMAP3430_CM_SLEEPDEP);
  139. return 0;
  140. }
  141. static int omap3xxx_clkdm_read_sleepdep(struct clockdomain *clkdm1,
  142. struct clockdomain *clkdm2)
  143. {
  144. return omap2_cm_read_mod_bits_shift(clkdm1->pwrdm.ptr->prcm_offs,
  145. OMAP3430_CM_SLEEPDEP,
  146. (1 << clkdm2->dep_bit));
  147. }
  148. static int omap3xxx_clkdm_clear_all_sleepdeps(struct clockdomain *clkdm)
  149. {
  150. struct clkdm_dep *cd;
  151. u32 mask = 0;
  152. for (cd = clkdm->sleepdep_srcs; cd && cd->clkdm_name; cd++) {
  153. if (!cd->clkdm)
  154. continue; /* only happens if data is erroneous */
  155. mask |= 1 << cd->clkdm->dep_bit;
  156. cd->sleepdep_usecount = 0;
  157. }
  158. omap2_cm_clear_mod_reg_bits(mask, clkdm->pwrdm.ptr->prcm_offs,
  159. OMAP3430_CM_SLEEPDEP);
  160. return 0;
  161. }
  162. static int omap3xxx_clkdm_sleep(struct clockdomain *clkdm)
  163. {
  164. omap3xxx_cm_clkdm_force_sleep(clkdm->pwrdm.ptr->prcm_offs,
  165. clkdm->clktrctrl_mask);
  166. return 0;
  167. }
  168. static int omap3xxx_clkdm_wakeup(struct clockdomain *clkdm)
  169. {
  170. omap3xxx_cm_clkdm_force_wakeup(clkdm->pwrdm.ptr->prcm_offs,
  171. clkdm->clktrctrl_mask);
  172. return 0;
  173. }
  174. static void omap3xxx_clkdm_allow_idle(struct clockdomain *clkdm)
  175. {
  176. if (clkdm->usecount > 0)
  177. clkdm_add_autodeps(clkdm);
  178. omap3xxx_cm_clkdm_enable_hwsup(clkdm->pwrdm.ptr->prcm_offs,
  179. clkdm->clktrctrl_mask);
  180. }
  181. static void omap3xxx_clkdm_deny_idle(struct clockdomain *clkdm)
  182. {
  183. omap3xxx_cm_clkdm_disable_hwsup(clkdm->pwrdm.ptr->prcm_offs,
  184. clkdm->clktrctrl_mask);
  185. if (clkdm->usecount > 0)
  186. clkdm_del_autodeps(clkdm);
  187. }
  188. static int omap3xxx_clkdm_clk_enable(struct clockdomain *clkdm)
  189. {
  190. bool hwsup = false;
  191. if (!clkdm->clktrctrl_mask)
  192. return 0;
  193. /*
  194. * The CLKDM_MISSING_IDLE_REPORTING flag documentation has
  195. * more details on the unpleasant problem this is working
  196. * around
  197. */
  198. if ((clkdm->flags & CLKDM_MISSING_IDLE_REPORTING) &&
  199. (clkdm->flags & CLKDM_CAN_FORCE_WAKEUP)) {
  200. omap3xxx_clkdm_wakeup(clkdm);
  201. return 0;
  202. }
  203. hwsup = omap3xxx_cm_is_clkdm_in_hwsup(clkdm->pwrdm.ptr->prcm_offs,
  204. clkdm->clktrctrl_mask);
  205. if (hwsup) {
  206. /* Disable HW transitions when we are changing deps */
  207. omap3xxx_cm_clkdm_disable_hwsup(clkdm->pwrdm.ptr->prcm_offs,
  208. clkdm->clktrctrl_mask);
  209. clkdm_add_autodeps(clkdm);
  210. omap3xxx_cm_clkdm_enable_hwsup(clkdm->pwrdm.ptr->prcm_offs,
  211. clkdm->clktrctrl_mask);
  212. } else {
  213. if (clkdm->flags & CLKDM_CAN_FORCE_WAKEUP)
  214. omap3xxx_clkdm_wakeup(clkdm);
  215. }
  216. return 0;
  217. }
  218. static int omap3xxx_clkdm_clk_disable(struct clockdomain *clkdm)
  219. {
  220. bool hwsup = false;
  221. if (!clkdm->clktrctrl_mask)
  222. return 0;
  223. /*
  224. * The CLKDM_MISSING_IDLE_REPORTING flag documentation has
  225. * more details on the unpleasant problem this is working
  226. * around
  227. */
  228. if (clkdm->flags & CLKDM_MISSING_IDLE_REPORTING &&
  229. !(clkdm->flags & CLKDM_CAN_FORCE_SLEEP)) {
  230. omap3xxx_cm_clkdm_enable_hwsup(clkdm->pwrdm.ptr->prcm_offs,
  231. clkdm->clktrctrl_mask);
  232. return 0;
  233. }
  234. hwsup = omap3xxx_cm_is_clkdm_in_hwsup(clkdm->pwrdm.ptr->prcm_offs,
  235. clkdm->clktrctrl_mask);
  236. if (hwsup) {
  237. /* Disable HW transitions when we are changing deps */
  238. omap3xxx_cm_clkdm_disable_hwsup(clkdm->pwrdm.ptr->prcm_offs,
  239. clkdm->clktrctrl_mask);
  240. clkdm_del_autodeps(clkdm);
  241. omap3xxx_cm_clkdm_enable_hwsup(clkdm->pwrdm.ptr->prcm_offs,
  242. clkdm->clktrctrl_mask);
  243. } else {
  244. if (clkdm->flags & CLKDM_CAN_FORCE_SLEEP)
  245. omap3xxx_clkdm_sleep(clkdm);
  246. }
  247. return 0;
  248. }
  249. struct clkdm_ops omap3_clkdm_operations = {
  250. .clkdm_add_wkdep = omap2_clkdm_add_wkdep,
  251. .clkdm_del_wkdep = omap2_clkdm_del_wkdep,
  252. .clkdm_read_wkdep = omap2_clkdm_read_wkdep,
  253. .clkdm_clear_all_wkdeps = omap2_clkdm_clear_all_wkdeps,
  254. .clkdm_add_sleepdep = omap3xxx_clkdm_add_sleepdep,
  255. .clkdm_del_sleepdep = omap3xxx_clkdm_del_sleepdep,
  256. .clkdm_read_sleepdep = omap3xxx_clkdm_read_sleepdep,
  257. .clkdm_clear_all_sleepdeps = omap3xxx_clkdm_clear_all_sleepdeps,
  258. .clkdm_sleep = omap3xxx_clkdm_sleep,
  259. .clkdm_wakeup = omap3xxx_clkdm_wakeup,
  260. .clkdm_allow_idle = omap3xxx_clkdm_allow_idle,
  261. .clkdm_deny_idle = omap3xxx_clkdm_deny_idle,
  262. .clkdm_clk_enable = omap3xxx_clkdm_clk_enable,
  263. .clkdm_clk_disable = omap3xxx_clkdm_clk_disable,
  264. };
  265. /*
  266. * Context save/restore code - OMAP3 only
  267. */
  268. struct omap3_cm_regs {
  269. u32 iva2_cm_clksel1;
  270. u32 iva2_cm_clksel2;
  271. u32 cm_sysconfig;
  272. u32 sgx_cm_clksel;
  273. u32 dss_cm_clksel;
  274. u32 cam_cm_clksel;
  275. u32 per_cm_clksel;
  276. u32 emu_cm_clksel;
  277. u32 emu_cm_clkstctrl;
  278. u32 pll_cm_autoidle;
  279. u32 pll_cm_autoidle2;
  280. u32 pll_cm_clksel4;
  281. u32 pll_cm_clksel5;
  282. u32 pll_cm_clken2;
  283. u32 cm_polctrl;
  284. u32 iva2_cm_fclken;
  285. u32 iva2_cm_clken_pll;
  286. u32 core_cm_fclken1;
  287. u32 core_cm_fclken3;
  288. u32 sgx_cm_fclken;
  289. u32 wkup_cm_fclken;
  290. u32 dss_cm_fclken;
  291. u32 cam_cm_fclken;
  292. u32 per_cm_fclken;
  293. u32 usbhost_cm_fclken;
  294. u32 core_cm_iclken1;
  295. u32 core_cm_iclken2;
  296. u32 core_cm_iclken3;
  297. u32 sgx_cm_iclken;
  298. u32 wkup_cm_iclken;
  299. u32 dss_cm_iclken;
  300. u32 cam_cm_iclken;
  301. u32 per_cm_iclken;
  302. u32 usbhost_cm_iclken;
  303. u32 iva2_cm_autoidle2;
  304. u32 mpu_cm_autoidle2;
  305. u32 iva2_cm_clkstctrl;
  306. u32 mpu_cm_clkstctrl;
  307. u32 core_cm_clkstctrl;
  308. u32 sgx_cm_clkstctrl;
  309. u32 dss_cm_clkstctrl;
  310. u32 cam_cm_clkstctrl;
  311. u32 per_cm_clkstctrl;
  312. u32 neon_cm_clkstctrl;
  313. u32 usbhost_cm_clkstctrl;
  314. u32 core_cm_autoidle1;
  315. u32 core_cm_autoidle2;
  316. u32 core_cm_autoidle3;
  317. u32 wkup_cm_autoidle;
  318. u32 dss_cm_autoidle;
  319. u32 cam_cm_autoidle;
  320. u32 per_cm_autoidle;
  321. u32 usbhost_cm_autoidle;
  322. u32 sgx_cm_sleepdep;
  323. u32 dss_cm_sleepdep;
  324. u32 cam_cm_sleepdep;
  325. u32 per_cm_sleepdep;
  326. u32 usbhost_cm_sleepdep;
  327. u32 cm_clkout_ctrl;
  328. };
  329. static struct omap3_cm_regs cm_context;
  330. void omap3_cm_save_context(void)
  331. {
  332. cm_context.iva2_cm_clksel1 =
  333. omap2_cm_read_mod_reg(OMAP3430_IVA2_MOD, CM_CLKSEL1);
  334. cm_context.iva2_cm_clksel2 =
  335. omap2_cm_read_mod_reg(OMAP3430_IVA2_MOD, CM_CLKSEL2);
  336. cm_context.cm_sysconfig = __raw_readl(OMAP3430_CM_SYSCONFIG);
  337. cm_context.sgx_cm_clksel =
  338. omap2_cm_read_mod_reg(OMAP3430ES2_SGX_MOD, CM_CLKSEL);
  339. cm_context.dss_cm_clksel =
  340. omap2_cm_read_mod_reg(OMAP3430_DSS_MOD, CM_CLKSEL);
  341. cm_context.cam_cm_clksel =
  342. omap2_cm_read_mod_reg(OMAP3430_CAM_MOD, CM_CLKSEL);
  343. cm_context.per_cm_clksel =
  344. omap2_cm_read_mod_reg(OMAP3430_PER_MOD, CM_CLKSEL);
  345. cm_context.emu_cm_clksel =
  346. omap2_cm_read_mod_reg(OMAP3430_EMU_MOD, CM_CLKSEL1);
  347. cm_context.emu_cm_clkstctrl =
  348. omap2_cm_read_mod_reg(OMAP3430_EMU_MOD, OMAP2_CM_CLKSTCTRL);
  349. /*
  350. * As per erratum i671, ROM code does not respect the PER DPLL
  351. * programming scheme if CM_AUTOIDLE_PLL.AUTO_PERIPH_DPLL == 1.
  352. * In this case, even though this register has been saved in
  353. * scratchpad contents, we need to restore AUTO_PERIPH_DPLL
  354. * by ourselves. So, we need to save it anyway.
  355. */
  356. cm_context.pll_cm_autoidle =
  357. omap2_cm_read_mod_reg(PLL_MOD, CM_AUTOIDLE);
  358. cm_context.pll_cm_autoidle2 =
  359. omap2_cm_read_mod_reg(PLL_MOD, CM_AUTOIDLE2);
  360. cm_context.pll_cm_clksel4 =
  361. omap2_cm_read_mod_reg(PLL_MOD, OMAP3430ES2_CM_CLKSEL4);
  362. cm_context.pll_cm_clksel5 =
  363. omap2_cm_read_mod_reg(PLL_MOD, OMAP3430ES2_CM_CLKSEL5);
  364. cm_context.pll_cm_clken2 =
  365. omap2_cm_read_mod_reg(PLL_MOD, OMAP3430ES2_CM_CLKEN2);
  366. cm_context.cm_polctrl = __raw_readl(OMAP3430_CM_POLCTRL);
  367. cm_context.iva2_cm_fclken =
  368. omap2_cm_read_mod_reg(OMAP3430_IVA2_MOD, CM_FCLKEN);
  369. cm_context.iva2_cm_clken_pll =
  370. omap2_cm_read_mod_reg(OMAP3430_IVA2_MOD, OMAP3430_CM_CLKEN_PLL);
  371. cm_context.core_cm_fclken1 =
  372. omap2_cm_read_mod_reg(CORE_MOD, CM_FCLKEN1);
  373. cm_context.core_cm_fclken3 =
  374. omap2_cm_read_mod_reg(CORE_MOD, OMAP3430ES2_CM_FCLKEN3);
  375. cm_context.sgx_cm_fclken =
  376. omap2_cm_read_mod_reg(OMAP3430ES2_SGX_MOD, CM_FCLKEN);
  377. cm_context.wkup_cm_fclken =
  378. omap2_cm_read_mod_reg(WKUP_MOD, CM_FCLKEN);
  379. cm_context.dss_cm_fclken =
  380. omap2_cm_read_mod_reg(OMAP3430_DSS_MOD, CM_FCLKEN);
  381. cm_context.cam_cm_fclken =
  382. omap2_cm_read_mod_reg(OMAP3430_CAM_MOD, CM_FCLKEN);
  383. cm_context.per_cm_fclken =
  384. omap2_cm_read_mod_reg(OMAP3430_PER_MOD, CM_FCLKEN);
  385. cm_context.usbhost_cm_fclken =
  386. omap2_cm_read_mod_reg(OMAP3430ES2_USBHOST_MOD, CM_FCLKEN);
  387. cm_context.core_cm_iclken1 =
  388. omap2_cm_read_mod_reg(CORE_MOD, CM_ICLKEN1);
  389. cm_context.core_cm_iclken2 =
  390. omap2_cm_read_mod_reg(CORE_MOD, CM_ICLKEN2);
  391. cm_context.core_cm_iclken3 =
  392. omap2_cm_read_mod_reg(CORE_MOD, CM_ICLKEN3);
  393. cm_context.sgx_cm_iclken =
  394. omap2_cm_read_mod_reg(OMAP3430ES2_SGX_MOD, CM_ICLKEN);
  395. cm_context.wkup_cm_iclken =
  396. omap2_cm_read_mod_reg(WKUP_MOD, CM_ICLKEN);
  397. cm_context.dss_cm_iclken =
  398. omap2_cm_read_mod_reg(OMAP3430_DSS_MOD, CM_ICLKEN);
  399. cm_context.cam_cm_iclken =
  400. omap2_cm_read_mod_reg(OMAP3430_CAM_MOD, CM_ICLKEN);
  401. cm_context.per_cm_iclken =
  402. omap2_cm_read_mod_reg(OMAP3430_PER_MOD, CM_ICLKEN);
  403. cm_context.usbhost_cm_iclken =
  404. omap2_cm_read_mod_reg(OMAP3430ES2_USBHOST_MOD, CM_ICLKEN);
  405. cm_context.iva2_cm_autoidle2 =
  406. omap2_cm_read_mod_reg(OMAP3430_IVA2_MOD, CM_AUTOIDLE2);
  407. cm_context.mpu_cm_autoidle2 =
  408. omap2_cm_read_mod_reg(MPU_MOD, CM_AUTOIDLE2);
  409. cm_context.iva2_cm_clkstctrl =
  410. omap2_cm_read_mod_reg(OMAP3430_IVA2_MOD, OMAP2_CM_CLKSTCTRL);
  411. cm_context.mpu_cm_clkstctrl =
  412. omap2_cm_read_mod_reg(MPU_MOD, OMAP2_CM_CLKSTCTRL);
  413. cm_context.core_cm_clkstctrl =
  414. omap2_cm_read_mod_reg(CORE_MOD, OMAP2_CM_CLKSTCTRL);
  415. cm_context.sgx_cm_clkstctrl =
  416. omap2_cm_read_mod_reg(OMAP3430ES2_SGX_MOD, OMAP2_CM_CLKSTCTRL);
  417. cm_context.dss_cm_clkstctrl =
  418. omap2_cm_read_mod_reg(OMAP3430_DSS_MOD, OMAP2_CM_CLKSTCTRL);
  419. cm_context.cam_cm_clkstctrl =
  420. omap2_cm_read_mod_reg(OMAP3430_CAM_MOD, OMAP2_CM_CLKSTCTRL);
  421. cm_context.per_cm_clkstctrl =
  422. omap2_cm_read_mod_reg(OMAP3430_PER_MOD, OMAP2_CM_CLKSTCTRL);
  423. cm_context.neon_cm_clkstctrl =
  424. omap2_cm_read_mod_reg(OMAP3430_NEON_MOD, OMAP2_CM_CLKSTCTRL);
  425. cm_context.usbhost_cm_clkstctrl =
  426. omap2_cm_read_mod_reg(OMAP3430ES2_USBHOST_MOD,
  427. OMAP2_CM_CLKSTCTRL);
  428. cm_context.core_cm_autoidle1 =
  429. omap2_cm_read_mod_reg(CORE_MOD, CM_AUTOIDLE1);
  430. cm_context.core_cm_autoidle2 =
  431. omap2_cm_read_mod_reg(CORE_MOD, CM_AUTOIDLE2);
  432. cm_context.core_cm_autoidle3 =
  433. omap2_cm_read_mod_reg(CORE_MOD, CM_AUTOIDLE3);
  434. cm_context.wkup_cm_autoidle =
  435. omap2_cm_read_mod_reg(WKUP_MOD, CM_AUTOIDLE);
  436. cm_context.dss_cm_autoidle =
  437. omap2_cm_read_mod_reg(OMAP3430_DSS_MOD, CM_AUTOIDLE);
  438. cm_context.cam_cm_autoidle =
  439. omap2_cm_read_mod_reg(OMAP3430_CAM_MOD, CM_AUTOIDLE);
  440. cm_context.per_cm_autoidle =
  441. omap2_cm_read_mod_reg(OMAP3430_PER_MOD, CM_AUTOIDLE);
  442. cm_context.usbhost_cm_autoidle =
  443. omap2_cm_read_mod_reg(OMAP3430ES2_USBHOST_MOD, CM_AUTOIDLE);
  444. cm_context.sgx_cm_sleepdep =
  445. omap2_cm_read_mod_reg(OMAP3430ES2_SGX_MOD,
  446. OMAP3430_CM_SLEEPDEP);
  447. cm_context.dss_cm_sleepdep =
  448. omap2_cm_read_mod_reg(OMAP3430_DSS_MOD, OMAP3430_CM_SLEEPDEP);
  449. cm_context.cam_cm_sleepdep =
  450. omap2_cm_read_mod_reg(OMAP3430_CAM_MOD, OMAP3430_CM_SLEEPDEP);
  451. cm_context.per_cm_sleepdep =
  452. omap2_cm_read_mod_reg(OMAP3430_PER_MOD, OMAP3430_CM_SLEEPDEP);
  453. cm_context.usbhost_cm_sleepdep =
  454. omap2_cm_read_mod_reg(OMAP3430ES2_USBHOST_MOD,
  455. OMAP3430_CM_SLEEPDEP);
  456. cm_context.cm_clkout_ctrl =
  457. omap2_cm_read_mod_reg(OMAP3430_CCR_MOD,
  458. OMAP3_CM_CLKOUT_CTRL_OFFSET);
  459. }
  460. void omap3_cm_restore_context(void)
  461. {
  462. omap2_cm_write_mod_reg(cm_context.iva2_cm_clksel1, OMAP3430_IVA2_MOD,
  463. CM_CLKSEL1);
  464. omap2_cm_write_mod_reg(cm_context.iva2_cm_clksel2, OMAP3430_IVA2_MOD,
  465. CM_CLKSEL2);
  466. __raw_writel(cm_context.cm_sysconfig, OMAP3430_CM_SYSCONFIG);
  467. omap2_cm_write_mod_reg(cm_context.sgx_cm_clksel, OMAP3430ES2_SGX_MOD,
  468. CM_CLKSEL);
  469. omap2_cm_write_mod_reg(cm_context.dss_cm_clksel, OMAP3430_DSS_MOD,
  470. CM_CLKSEL);
  471. omap2_cm_write_mod_reg(cm_context.cam_cm_clksel, OMAP3430_CAM_MOD,
  472. CM_CLKSEL);
  473. omap2_cm_write_mod_reg(cm_context.per_cm_clksel, OMAP3430_PER_MOD,
  474. CM_CLKSEL);
  475. omap2_cm_write_mod_reg(cm_context.emu_cm_clksel, OMAP3430_EMU_MOD,
  476. CM_CLKSEL1);
  477. omap2_cm_write_mod_reg(cm_context.emu_cm_clkstctrl, OMAP3430_EMU_MOD,
  478. OMAP2_CM_CLKSTCTRL);
  479. /*
  480. * As per erratum i671, ROM code does not respect the PER DPLL
  481. * programming scheme if CM_AUTOIDLE_PLL.AUTO_PERIPH_DPLL == 1.
  482. * In this case, we need to restore AUTO_PERIPH_DPLL by ourselves.
  483. */
  484. omap2_cm_write_mod_reg(cm_context.pll_cm_autoidle, PLL_MOD,
  485. CM_AUTOIDLE);
  486. omap2_cm_write_mod_reg(cm_context.pll_cm_autoidle2, PLL_MOD,
  487. CM_AUTOIDLE2);
  488. omap2_cm_write_mod_reg(cm_context.pll_cm_clksel4, PLL_MOD,
  489. OMAP3430ES2_CM_CLKSEL4);
  490. omap2_cm_write_mod_reg(cm_context.pll_cm_clksel5, PLL_MOD,
  491. OMAP3430ES2_CM_CLKSEL5);
  492. omap2_cm_write_mod_reg(cm_context.pll_cm_clken2, PLL_MOD,
  493. OMAP3430ES2_CM_CLKEN2);
  494. __raw_writel(cm_context.cm_polctrl, OMAP3430_CM_POLCTRL);
  495. omap2_cm_write_mod_reg(cm_context.iva2_cm_fclken, OMAP3430_IVA2_MOD,
  496. CM_FCLKEN);
  497. omap2_cm_write_mod_reg(cm_context.iva2_cm_clken_pll, OMAP3430_IVA2_MOD,
  498. OMAP3430_CM_CLKEN_PLL);
  499. omap2_cm_write_mod_reg(cm_context.core_cm_fclken1, CORE_MOD,
  500. CM_FCLKEN1);
  501. omap2_cm_write_mod_reg(cm_context.core_cm_fclken3, CORE_MOD,
  502. OMAP3430ES2_CM_FCLKEN3);
  503. omap2_cm_write_mod_reg(cm_context.sgx_cm_fclken, OMAP3430ES2_SGX_MOD,
  504. CM_FCLKEN);
  505. omap2_cm_write_mod_reg(cm_context.wkup_cm_fclken, WKUP_MOD, CM_FCLKEN);
  506. omap2_cm_write_mod_reg(cm_context.dss_cm_fclken, OMAP3430_DSS_MOD,
  507. CM_FCLKEN);
  508. omap2_cm_write_mod_reg(cm_context.cam_cm_fclken, OMAP3430_CAM_MOD,
  509. CM_FCLKEN);
  510. omap2_cm_write_mod_reg(cm_context.per_cm_fclken, OMAP3430_PER_MOD,
  511. CM_FCLKEN);
  512. omap2_cm_write_mod_reg(cm_context.usbhost_cm_fclken,
  513. OMAP3430ES2_USBHOST_MOD, CM_FCLKEN);
  514. omap2_cm_write_mod_reg(cm_context.core_cm_iclken1, CORE_MOD,
  515. CM_ICLKEN1);
  516. omap2_cm_write_mod_reg(cm_context.core_cm_iclken2, CORE_MOD,
  517. CM_ICLKEN2);
  518. omap2_cm_write_mod_reg(cm_context.core_cm_iclken3, CORE_MOD,
  519. CM_ICLKEN3);
  520. omap2_cm_write_mod_reg(cm_context.sgx_cm_iclken, OMAP3430ES2_SGX_MOD,
  521. CM_ICLKEN);
  522. omap2_cm_write_mod_reg(cm_context.wkup_cm_iclken, WKUP_MOD, CM_ICLKEN);
  523. omap2_cm_write_mod_reg(cm_context.dss_cm_iclken, OMAP3430_DSS_MOD,
  524. CM_ICLKEN);
  525. omap2_cm_write_mod_reg(cm_context.cam_cm_iclken, OMAP3430_CAM_MOD,
  526. CM_ICLKEN);
  527. omap2_cm_write_mod_reg(cm_context.per_cm_iclken, OMAP3430_PER_MOD,
  528. CM_ICLKEN);
  529. omap2_cm_write_mod_reg(cm_context.usbhost_cm_iclken,
  530. OMAP3430ES2_USBHOST_MOD, CM_ICLKEN);
  531. omap2_cm_write_mod_reg(cm_context.iva2_cm_autoidle2, OMAP3430_IVA2_MOD,
  532. CM_AUTOIDLE2);
  533. omap2_cm_write_mod_reg(cm_context.mpu_cm_autoidle2, MPU_MOD,
  534. CM_AUTOIDLE2);
  535. omap2_cm_write_mod_reg(cm_context.iva2_cm_clkstctrl, OMAP3430_IVA2_MOD,
  536. OMAP2_CM_CLKSTCTRL);
  537. omap2_cm_write_mod_reg(cm_context.mpu_cm_clkstctrl, MPU_MOD,
  538. OMAP2_CM_CLKSTCTRL);
  539. omap2_cm_write_mod_reg(cm_context.core_cm_clkstctrl, CORE_MOD,
  540. OMAP2_CM_CLKSTCTRL);
  541. omap2_cm_write_mod_reg(cm_context.sgx_cm_clkstctrl, OMAP3430ES2_SGX_MOD,
  542. OMAP2_CM_CLKSTCTRL);
  543. omap2_cm_write_mod_reg(cm_context.dss_cm_clkstctrl, OMAP3430_DSS_MOD,
  544. OMAP2_CM_CLKSTCTRL);
  545. omap2_cm_write_mod_reg(cm_context.cam_cm_clkstctrl, OMAP3430_CAM_MOD,
  546. OMAP2_CM_CLKSTCTRL);
  547. omap2_cm_write_mod_reg(cm_context.per_cm_clkstctrl, OMAP3430_PER_MOD,
  548. OMAP2_CM_CLKSTCTRL);
  549. omap2_cm_write_mod_reg(cm_context.neon_cm_clkstctrl, OMAP3430_NEON_MOD,
  550. OMAP2_CM_CLKSTCTRL);
  551. omap2_cm_write_mod_reg(cm_context.usbhost_cm_clkstctrl,
  552. OMAP3430ES2_USBHOST_MOD, OMAP2_CM_CLKSTCTRL);
  553. omap2_cm_write_mod_reg(cm_context.core_cm_autoidle1, CORE_MOD,
  554. CM_AUTOIDLE1);
  555. omap2_cm_write_mod_reg(cm_context.core_cm_autoidle2, CORE_MOD,
  556. CM_AUTOIDLE2);
  557. omap2_cm_write_mod_reg(cm_context.core_cm_autoidle3, CORE_MOD,
  558. CM_AUTOIDLE3);
  559. omap2_cm_write_mod_reg(cm_context.wkup_cm_autoidle, WKUP_MOD,
  560. CM_AUTOIDLE);
  561. omap2_cm_write_mod_reg(cm_context.dss_cm_autoidle, OMAP3430_DSS_MOD,
  562. CM_AUTOIDLE);
  563. omap2_cm_write_mod_reg(cm_context.cam_cm_autoidle, OMAP3430_CAM_MOD,
  564. CM_AUTOIDLE);
  565. omap2_cm_write_mod_reg(cm_context.per_cm_autoidle, OMAP3430_PER_MOD,
  566. CM_AUTOIDLE);
  567. omap2_cm_write_mod_reg(cm_context.usbhost_cm_autoidle,
  568. OMAP3430ES2_USBHOST_MOD, CM_AUTOIDLE);
  569. omap2_cm_write_mod_reg(cm_context.sgx_cm_sleepdep, OMAP3430ES2_SGX_MOD,
  570. OMAP3430_CM_SLEEPDEP);
  571. omap2_cm_write_mod_reg(cm_context.dss_cm_sleepdep, OMAP3430_DSS_MOD,
  572. OMAP3430_CM_SLEEPDEP);
  573. omap2_cm_write_mod_reg(cm_context.cam_cm_sleepdep, OMAP3430_CAM_MOD,
  574. OMAP3430_CM_SLEEPDEP);
  575. omap2_cm_write_mod_reg(cm_context.per_cm_sleepdep, OMAP3430_PER_MOD,
  576. OMAP3430_CM_SLEEPDEP);
  577. omap2_cm_write_mod_reg(cm_context.usbhost_cm_sleepdep,
  578. OMAP3430ES2_USBHOST_MOD, OMAP3430_CM_SLEEPDEP);
  579. omap2_cm_write_mod_reg(cm_context.cm_clkout_ctrl, OMAP3430_CCR_MOD,
  580. OMAP3_CM_CLKOUT_CTRL_OFFSET);
  581. }
  582. /*
  583. *
  584. */
  585. static struct cm_ll_data omap3xxx_cm_ll_data = {
  586. .split_idlest_reg = &omap3xxx_cm_split_idlest_reg,
  587. .wait_module_ready = &omap3xxx_cm_wait_module_ready,
  588. };
  589. int __init omap3xxx_cm_init(void)
  590. {
  591. if (!cpu_is_omap34xx())
  592. return 0;
  593. return cm_register(&omap3xxx_cm_ll_data);
  594. }
  595. static void __exit omap3xxx_cm_exit(void)
  596. {
  597. if (!cpu_is_omap34xx())
  598. return;
  599. /* Should never happen */
  600. WARN(cm_unregister(&omap3xxx_cm_ll_data),
  601. "%s: cm_ll_data function pointer mismatch\n", __func__);
  602. }
  603. __exitcall(omap3xxx_cm_exit);