cm-regbits-44xx.h 66 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704
  1. /*
  2. * OMAP44xx Clock Management register bits
  3. *
  4. * Copyright (C) 2009-2012 Texas Instruments, Inc.
  5. * Copyright (C) 2009-2010 Nokia Corporation
  6. *
  7. * Paul Walmsley (paul@pwsan.com)
  8. * Rajendra Nayak (rnayak@ti.com)
  9. * Benoit Cousson (b-cousson@ti.com)
  10. *
  11. * This file is automatically generated from the OMAP hardware databases.
  12. * We respectfully ask that any modifications to this file be coordinated
  13. * with the public linux-omap@vger.kernel.org mailing list and the
  14. * authors above to ensure that the autogeneration scripts are kept
  15. * up-to-date with the file contents.
  16. *
  17. * This program is free software; you can redistribute it and/or modify
  18. * it under the terms of the GNU General Public License version 2 as
  19. * published by the Free Software Foundation.
  20. */
  21. #ifndef __ARCH_ARM_MACH_OMAP2_CM_REGBITS_44XX_H
  22. #define __ARCH_ARM_MACH_OMAP2_CM_REGBITS_44XX_H
  23. /* Used by CM_L3_1_DYNAMICDEP, CM_MPU_DYNAMICDEP, CM_TESLA_DYNAMICDEP */
  24. #define OMAP4430_ABE_DYNDEP_SHIFT 3
  25. #define OMAP4430_ABE_DYNDEP_WIDTH 0x1
  26. #define OMAP4430_ABE_DYNDEP_MASK (1 << 3)
  27. /*
  28. * Used by CM_D2D_STATICDEP, CM_DUCATI_STATICDEP, CM_L3INIT_STATICDEP,
  29. * CM_MPU_STATICDEP, CM_SDMA_STATICDEP, CM_TESLA_STATICDEP
  30. */
  31. #define OMAP4430_ABE_STATDEP_SHIFT 3
  32. #define OMAP4430_ABE_STATDEP_WIDTH 0x1
  33. #define OMAP4430_ABE_STATDEP_MASK (1 << 3)
  34. /* Used by CM_L4CFG_DYNAMICDEP */
  35. #define OMAP4430_ALWONCORE_DYNDEP_SHIFT 16
  36. #define OMAP4430_ALWONCORE_DYNDEP_WIDTH 0x1
  37. #define OMAP4430_ALWONCORE_DYNDEP_MASK (1 << 16)
  38. /* Used by CM_DUCATI_STATICDEP, CM_MPU_STATICDEP, CM_TESLA_STATICDEP */
  39. #define OMAP4430_ALWONCORE_STATDEP_SHIFT 16
  40. #define OMAP4430_ALWONCORE_STATDEP_WIDTH 0x1
  41. #define OMAP4430_ALWONCORE_STATDEP_MASK (1 << 16)
  42. /*
  43. * Used by CM_AUTOIDLE_DPLL_ABE, CM_AUTOIDLE_DPLL_CORE,
  44. * CM_AUTOIDLE_DPLL_DDRPHY, CM_AUTOIDLE_DPLL_IVA, CM_AUTOIDLE_DPLL_MPU,
  45. * CM_AUTOIDLE_DPLL_PER, CM_AUTOIDLE_DPLL_UNIPRO, CM_AUTOIDLE_DPLL_USB
  46. */
  47. #define OMAP4430_AUTO_DPLL_MODE_SHIFT 0
  48. #define OMAP4430_AUTO_DPLL_MODE_WIDTH 0x3
  49. #define OMAP4430_AUTO_DPLL_MODE_MASK (0x7 << 0)
  50. /* Used by CM_L4CFG_DYNAMICDEP */
  51. #define OMAP4430_CEFUSE_DYNDEP_SHIFT 17
  52. #define OMAP4430_CEFUSE_DYNDEP_WIDTH 0x1
  53. #define OMAP4430_CEFUSE_DYNDEP_MASK (1 << 17)
  54. /* Used by CM_DUCATI_STATICDEP, CM_MPU_STATICDEP, CM_TESLA_STATICDEP */
  55. #define OMAP4430_CEFUSE_STATDEP_SHIFT 17
  56. #define OMAP4430_CEFUSE_STATDEP_WIDTH 0x1
  57. #define OMAP4430_CEFUSE_STATDEP_MASK (1 << 17)
  58. /* Used by CM1_ABE_CLKSTCTRL */
  59. #define OMAP4430_CLKACTIVITY_ABE_24M_GFCLK_SHIFT 13
  60. #define OMAP4430_CLKACTIVITY_ABE_24M_GFCLK_WIDTH 0x1
  61. #define OMAP4430_CLKACTIVITY_ABE_24M_GFCLK_MASK (1 << 13)
  62. /* Used by CM1_ABE_CLKSTCTRL */
  63. #define OMAP4430_CLKACTIVITY_ABE_ALWON_32K_CLK_SHIFT 12
  64. #define OMAP4430_CLKACTIVITY_ABE_ALWON_32K_CLK_WIDTH 0x1
  65. #define OMAP4430_CLKACTIVITY_ABE_ALWON_32K_CLK_MASK (1 << 12)
  66. /* Used by CM_WKUP_CLKSTCTRL */
  67. #define OMAP4430_CLKACTIVITY_ABE_LP_CLK_SHIFT 9
  68. #define OMAP4430_CLKACTIVITY_ABE_LP_CLK_WIDTH 0x1
  69. #define OMAP4430_CLKACTIVITY_ABE_LP_CLK_MASK (1 << 9)
  70. /* Used by CM1_ABE_CLKSTCTRL */
  71. #define OMAP4430_CLKACTIVITY_ABE_SYSCLK_SHIFT 11
  72. #define OMAP4430_CLKACTIVITY_ABE_SYSCLK_WIDTH 0x1
  73. #define OMAP4430_CLKACTIVITY_ABE_SYSCLK_MASK (1 << 11)
  74. /* Used by CM1_ABE_CLKSTCTRL */
  75. #define OMAP4430_CLKACTIVITY_ABE_X2_CLK_SHIFT 8
  76. #define OMAP4430_CLKACTIVITY_ABE_X2_CLK_WIDTH 0x1
  77. #define OMAP4430_CLKACTIVITY_ABE_X2_CLK_MASK (1 << 8)
  78. /* Used by CM_MEMIF_CLKSTCTRL */
  79. #define OMAP4430_CLKACTIVITY_ASYNC_DLL_CLK_SHIFT 11
  80. #define OMAP4430_CLKACTIVITY_ASYNC_DLL_CLK_WIDTH 0x1
  81. #define OMAP4430_CLKACTIVITY_ASYNC_DLL_CLK_MASK (1 << 11)
  82. /* Used by CM_MEMIF_CLKSTCTRL */
  83. #define OMAP4430_CLKACTIVITY_ASYNC_PHY1_CLK_SHIFT 12
  84. #define OMAP4430_CLKACTIVITY_ASYNC_PHY1_CLK_WIDTH 0x1
  85. #define OMAP4430_CLKACTIVITY_ASYNC_PHY1_CLK_MASK (1 << 12)
  86. /* Used by CM_MEMIF_CLKSTCTRL */
  87. #define OMAP4430_CLKACTIVITY_ASYNC_PHY2_CLK_SHIFT 13
  88. #define OMAP4430_CLKACTIVITY_ASYNC_PHY2_CLK_WIDTH 0x1
  89. #define OMAP4430_CLKACTIVITY_ASYNC_PHY2_CLK_MASK (1 << 13)
  90. /* Used by CM_CAM_CLKSTCTRL */
  91. #define OMAP4430_CLKACTIVITY_CAM_PHY_CTRL_GCLK_SHIFT 9
  92. #define OMAP4430_CLKACTIVITY_CAM_PHY_CTRL_GCLK_WIDTH 0x1
  93. #define OMAP4430_CLKACTIVITY_CAM_PHY_CTRL_GCLK_MASK (1 << 9)
  94. /* Used by CM_ALWON_CLKSTCTRL */
  95. #define OMAP4430_CLKACTIVITY_CORE_ALWON_32K_GFCLK_SHIFT 12
  96. #define OMAP4430_CLKACTIVITY_CORE_ALWON_32K_GFCLK_WIDTH 0x1
  97. #define OMAP4430_CLKACTIVITY_CORE_ALWON_32K_GFCLK_MASK (1 << 12)
  98. /* Used by CM_EMU_CLKSTCTRL */
  99. #define OMAP4430_CLKACTIVITY_CORE_DPLL_EMU_CLK_SHIFT 9
  100. #define OMAP4430_CLKACTIVITY_CORE_DPLL_EMU_CLK_WIDTH 0x1
  101. #define OMAP4430_CLKACTIVITY_CORE_DPLL_EMU_CLK_MASK (1 << 9)
  102. /* Used by CM_L4CFG_CLKSTCTRL */
  103. #define OMAP4460_CLKACTIVITY_CORE_TS_GFCLK_SHIFT 9
  104. #define OMAP4460_CLKACTIVITY_CORE_TS_GFCLK_WIDTH 0x1
  105. #define OMAP4460_CLKACTIVITY_CORE_TS_GFCLK_MASK (1 << 9)
  106. /* Used by CM_CEFUSE_CLKSTCTRL */
  107. #define OMAP4430_CLKACTIVITY_CUST_EFUSE_SYS_CLK_SHIFT 9
  108. #define OMAP4430_CLKACTIVITY_CUST_EFUSE_SYS_CLK_WIDTH 0x1
  109. #define OMAP4430_CLKACTIVITY_CUST_EFUSE_SYS_CLK_MASK (1 << 9)
  110. /* Used by CM_MEMIF_CLKSTCTRL */
  111. #define OMAP4430_CLKACTIVITY_DLL_CLK_SHIFT 9
  112. #define OMAP4430_CLKACTIVITY_DLL_CLK_WIDTH 0x1
  113. #define OMAP4430_CLKACTIVITY_DLL_CLK_MASK (1 << 9)
  114. /* Used by CM_L4PER_CLKSTCTRL */
  115. #define OMAP4430_CLKACTIVITY_DMT10_GFCLK_SHIFT 9
  116. #define OMAP4430_CLKACTIVITY_DMT10_GFCLK_WIDTH 0x1
  117. #define OMAP4430_CLKACTIVITY_DMT10_GFCLK_MASK (1 << 9)
  118. /* Used by CM_L4PER_CLKSTCTRL */
  119. #define OMAP4430_CLKACTIVITY_DMT11_GFCLK_SHIFT 10
  120. #define OMAP4430_CLKACTIVITY_DMT11_GFCLK_WIDTH 0x1
  121. #define OMAP4430_CLKACTIVITY_DMT11_GFCLK_MASK (1 << 10)
  122. /* Used by CM_L4PER_CLKSTCTRL */
  123. #define OMAP4430_CLKACTIVITY_DMT2_GFCLK_SHIFT 11
  124. #define OMAP4430_CLKACTIVITY_DMT2_GFCLK_WIDTH 0x1
  125. #define OMAP4430_CLKACTIVITY_DMT2_GFCLK_MASK (1 << 11)
  126. /* Used by CM_L4PER_CLKSTCTRL */
  127. #define OMAP4430_CLKACTIVITY_DMT3_GFCLK_SHIFT 12
  128. #define OMAP4430_CLKACTIVITY_DMT3_GFCLK_WIDTH 0x1
  129. #define OMAP4430_CLKACTIVITY_DMT3_GFCLK_MASK (1 << 12)
  130. /* Used by CM_L4PER_CLKSTCTRL */
  131. #define OMAP4430_CLKACTIVITY_DMT4_GFCLK_SHIFT 13
  132. #define OMAP4430_CLKACTIVITY_DMT4_GFCLK_WIDTH 0x1
  133. #define OMAP4430_CLKACTIVITY_DMT4_GFCLK_MASK (1 << 13)
  134. /* Used by CM_L4PER_CLKSTCTRL */
  135. #define OMAP4430_CLKACTIVITY_DMT9_GFCLK_SHIFT 14
  136. #define OMAP4430_CLKACTIVITY_DMT9_GFCLK_WIDTH 0x1
  137. #define OMAP4430_CLKACTIVITY_DMT9_GFCLK_MASK (1 << 14)
  138. /* Used by CM_DSS_CLKSTCTRL */
  139. #define OMAP4430_CLKACTIVITY_DSS_ALWON_SYS_CLK_SHIFT 10
  140. #define OMAP4430_CLKACTIVITY_DSS_ALWON_SYS_CLK_WIDTH 0x1
  141. #define OMAP4430_CLKACTIVITY_DSS_ALWON_SYS_CLK_MASK (1 << 10)
  142. /* Used by CM_DSS_CLKSTCTRL */
  143. #define OMAP4430_CLKACTIVITY_DSS_FCLK_SHIFT 9
  144. #define OMAP4430_CLKACTIVITY_DSS_FCLK_WIDTH 0x1
  145. #define OMAP4430_CLKACTIVITY_DSS_FCLK_MASK (1 << 9)
  146. /* Used by CM_DUCATI_CLKSTCTRL */
  147. #define OMAP4430_CLKACTIVITY_DUCATI_GCLK_SHIFT 8
  148. #define OMAP4430_CLKACTIVITY_DUCATI_GCLK_WIDTH 0x1
  149. #define OMAP4430_CLKACTIVITY_DUCATI_GCLK_MASK (1 << 8)
  150. /* Used by CM_EMU_CLKSTCTRL */
  151. #define OMAP4430_CLKACTIVITY_EMU_SYS_CLK_SHIFT 8
  152. #define OMAP4430_CLKACTIVITY_EMU_SYS_CLK_WIDTH 0x1
  153. #define OMAP4430_CLKACTIVITY_EMU_SYS_CLK_MASK (1 << 8)
  154. /* Used by CM_CAM_CLKSTCTRL */
  155. #define OMAP4430_CLKACTIVITY_FDIF_GFCLK_SHIFT 10
  156. #define OMAP4430_CLKACTIVITY_FDIF_GFCLK_WIDTH 0x1
  157. #define OMAP4430_CLKACTIVITY_FDIF_GFCLK_MASK (1 << 10)
  158. /* Used by CM_L4PER_CLKSTCTRL */
  159. #define OMAP4430_CLKACTIVITY_FUNC_12M_GFCLK_SHIFT 15
  160. #define OMAP4430_CLKACTIVITY_FUNC_12M_GFCLK_WIDTH 0x1
  161. #define OMAP4430_CLKACTIVITY_FUNC_12M_GFCLK_MASK (1 << 15)
  162. /* Used by CM1_ABE_CLKSTCTRL */
  163. #define OMAP4430_CLKACTIVITY_FUNC_24M_GFCLK_SHIFT 10
  164. #define OMAP4430_CLKACTIVITY_FUNC_24M_GFCLK_WIDTH 0x1
  165. #define OMAP4430_CLKACTIVITY_FUNC_24M_GFCLK_MASK (1 << 10)
  166. /* Used by CM_DSS_CLKSTCTRL */
  167. #define OMAP4430_CLKACTIVITY_HDMI_PHY_48MHZ_GFCLK_SHIFT 11
  168. #define OMAP4430_CLKACTIVITY_HDMI_PHY_48MHZ_GFCLK_WIDTH 0x1
  169. #define OMAP4430_CLKACTIVITY_HDMI_PHY_48MHZ_GFCLK_MASK (1 << 11)
  170. /* Used by CM_L3INIT_CLKSTCTRL */
  171. #define OMAP4430_CLKACTIVITY_HSIC_P1_480M_GFCLK_SHIFT 20
  172. #define OMAP4430_CLKACTIVITY_HSIC_P1_480M_GFCLK_WIDTH 0x1
  173. #define OMAP4430_CLKACTIVITY_HSIC_P1_480M_GFCLK_MASK (1 << 20)
  174. /* Used by CM_L3INIT_CLKSTCTRL */
  175. #define OMAP4430_CLKACTIVITY_HSIC_P1_GFCLK_SHIFT 26
  176. #define OMAP4430_CLKACTIVITY_HSIC_P1_GFCLK_WIDTH 0x1
  177. #define OMAP4430_CLKACTIVITY_HSIC_P1_GFCLK_MASK (1 << 26)
  178. /* Used by CM_L3INIT_CLKSTCTRL */
  179. #define OMAP4430_CLKACTIVITY_HSIC_P2_480M_GFCLK_SHIFT 21
  180. #define OMAP4430_CLKACTIVITY_HSIC_P2_480M_GFCLK_WIDTH 0x1
  181. #define OMAP4430_CLKACTIVITY_HSIC_P2_480M_GFCLK_MASK (1 << 21)
  182. /* Used by CM_L3INIT_CLKSTCTRL */
  183. #define OMAP4430_CLKACTIVITY_HSIC_P2_GFCLK_SHIFT 27
  184. #define OMAP4430_CLKACTIVITY_HSIC_P2_GFCLK_WIDTH 0x1
  185. #define OMAP4430_CLKACTIVITY_HSIC_P2_GFCLK_MASK (1 << 27)
  186. /* Used by CM_L3INIT_CLKSTCTRL */
  187. #define OMAP4430_CLKACTIVITY_INIT_48MC_GFCLK_SHIFT 13
  188. #define OMAP4430_CLKACTIVITY_INIT_48MC_GFCLK_WIDTH 0x1
  189. #define OMAP4430_CLKACTIVITY_INIT_48MC_GFCLK_MASK (1 << 13)
  190. /* Used by CM_L3INIT_CLKSTCTRL */
  191. #define OMAP4430_CLKACTIVITY_INIT_48M_GFCLK_SHIFT 12
  192. #define OMAP4430_CLKACTIVITY_INIT_48M_GFCLK_WIDTH 0x1
  193. #define OMAP4430_CLKACTIVITY_INIT_48M_GFCLK_MASK (1 << 12)
  194. /* Used by CM_L3INIT_CLKSTCTRL */
  195. #define OMAP4430_CLKACTIVITY_INIT_60M_P1_GFCLK_SHIFT 28
  196. #define OMAP4430_CLKACTIVITY_INIT_60M_P1_GFCLK_WIDTH 0x1
  197. #define OMAP4430_CLKACTIVITY_INIT_60M_P1_GFCLK_MASK (1 << 28)
  198. /* Used by CM_L3INIT_CLKSTCTRL */
  199. #define OMAP4430_CLKACTIVITY_INIT_60M_P2_GFCLK_SHIFT 29
  200. #define OMAP4430_CLKACTIVITY_INIT_60M_P2_GFCLK_WIDTH 0x1
  201. #define OMAP4430_CLKACTIVITY_INIT_60M_P2_GFCLK_MASK (1 << 29)
  202. /* Used by CM_L3INIT_CLKSTCTRL */
  203. #define OMAP4430_CLKACTIVITY_INIT_96M_GFCLK_SHIFT 11
  204. #define OMAP4430_CLKACTIVITY_INIT_96M_GFCLK_WIDTH 0x1
  205. #define OMAP4430_CLKACTIVITY_INIT_96M_GFCLK_MASK (1 << 11)
  206. /* Used by CM_L3INIT_CLKSTCTRL */
  207. #define OMAP4430_CLKACTIVITY_INIT_HSI_GFCLK_SHIFT 16
  208. #define OMAP4430_CLKACTIVITY_INIT_HSI_GFCLK_WIDTH 0x1
  209. #define OMAP4430_CLKACTIVITY_INIT_HSI_GFCLK_MASK (1 << 16)
  210. /* Used by CM_L3INIT_CLKSTCTRL */
  211. #define OMAP4430_CLKACTIVITY_INIT_HSMMC1_GFCLK_SHIFT 17
  212. #define OMAP4430_CLKACTIVITY_INIT_HSMMC1_GFCLK_WIDTH 0x1
  213. #define OMAP4430_CLKACTIVITY_INIT_HSMMC1_GFCLK_MASK (1 << 17)
  214. /* Used by CM_L3INIT_CLKSTCTRL */
  215. #define OMAP4430_CLKACTIVITY_INIT_HSMMC2_GFCLK_SHIFT 18
  216. #define OMAP4430_CLKACTIVITY_INIT_HSMMC2_GFCLK_WIDTH 0x1
  217. #define OMAP4430_CLKACTIVITY_INIT_HSMMC2_GFCLK_MASK (1 << 18)
  218. /* Used by CM_L3INIT_CLKSTCTRL */
  219. #define OMAP4430_CLKACTIVITY_INIT_HSMMC6_GFCLK_SHIFT 19
  220. #define OMAP4430_CLKACTIVITY_INIT_HSMMC6_GFCLK_WIDTH 0x1
  221. #define OMAP4430_CLKACTIVITY_INIT_HSMMC6_GFCLK_MASK (1 << 19)
  222. /* Used by CM_CAM_CLKSTCTRL */
  223. #define OMAP4430_CLKACTIVITY_ISS_GCLK_SHIFT 8
  224. #define OMAP4430_CLKACTIVITY_ISS_GCLK_WIDTH 0x1
  225. #define OMAP4430_CLKACTIVITY_ISS_GCLK_MASK (1 << 8)
  226. /* Used by CM_IVAHD_CLKSTCTRL */
  227. #define OMAP4430_CLKACTIVITY_IVAHD_ROOT_CLK_SHIFT 8
  228. #define OMAP4430_CLKACTIVITY_IVAHD_ROOT_CLK_WIDTH 0x1
  229. #define OMAP4430_CLKACTIVITY_IVAHD_ROOT_CLK_MASK (1 << 8)
  230. /* Used by CM_D2D_CLKSTCTRL */
  231. #define OMAP4430_CLKACTIVITY_L3X2_D2D_GICLK_SHIFT 10
  232. #define OMAP4430_CLKACTIVITY_L3X2_D2D_GICLK_WIDTH 0x1
  233. #define OMAP4430_CLKACTIVITY_L3X2_D2D_GICLK_MASK (1 << 10)
  234. /* Used by CM_L3_1_CLKSTCTRL */
  235. #define OMAP4430_CLKACTIVITY_L3_1_GICLK_SHIFT 8
  236. #define OMAP4430_CLKACTIVITY_L3_1_GICLK_WIDTH 0x1
  237. #define OMAP4430_CLKACTIVITY_L3_1_GICLK_MASK (1 << 8)
  238. /* Used by CM_L3_2_CLKSTCTRL */
  239. #define OMAP4430_CLKACTIVITY_L3_2_GICLK_SHIFT 8
  240. #define OMAP4430_CLKACTIVITY_L3_2_GICLK_WIDTH 0x1
  241. #define OMAP4430_CLKACTIVITY_L3_2_GICLK_MASK (1 << 8)
  242. /* Used by CM_D2D_CLKSTCTRL */
  243. #define OMAP4430_CLKACTIVITY_L3_D2D_GICLK_SHIFT 8
  244. #define OMAP4430_CLKACTIVITY_L3_D2D_GICLK_WIDTH 0x1
  245. #define OMAP4430_CLKACTIVITY_L3_D2D_GICLK_MASK (1 << 8)
  246. /* Used by CM_SDMA_CLKSTCTRL */
  247. #define OMAP4430_CLKACTIVITY_L3_DMA_GICLK_SHIFT 8
  248. #define OMAP4430_CLKACTIVITY_L3_DMA_GICLK_WIDTH 0x1
  249. #define OMAP4430_CLKACTIVITY_L3_DMA_GICLK_MASK (1 << 8)
  250. /* Used by CM_DSS_CLKSTCTRL */
  251. #define OMAP4430_CLKACTIVITY_L3_DSS_GICLK_SHIFT 8
  252. #define OMAP4430_CLKACTIVITY_L3_DSS_GICLK_WIDTH 0x1
  253. #define OMAP4430_CLKACTIVITY_L3_DSS_GICLK_MASK (1 << 8)
  254. /* Used by CM_MEMIF_CLKSTCTRL */
  255. #define OMAP4430_CLKACTIVITY_L3_EMIF_GICLK_SHIFT 8
  256. #define OMAP4430_CLKACTIVITY_L3_EMIF_GICLK_WIDTH 0x1
  257. #define OMAP4430_CLKACTIVITY_L3_EMIF_GICLK_MASK (1 << 8)
  258. /* Used by CM_GFX_CLKSTCTRL */
  259. #define OMAP4430_CLKACTIVITY_L3_GFX_GICLK_SHIFT 8
  260. #define OMAP4430_CLKACTIVITY_L3_GFX_GICLK_WIDTH 0x1
  261. #define OMAP4430_CLKACTIVITY_L3_GFX_GICLK_MASK (1 << 8)
  262. /* Used by CM_L3INIT_CLKSTCTRL */
  263. #define OMAP4430_CLKACTIVITY_L3_INIT_GICLK_SHIFT 8
  264. #define OMAP4430_CLKACTIVITY_L3_INIT_GICLK_WIDTH 0x1
  265. #define OMAP4430_CLKACTIVITY_L3_INIT_GICLK_MASK (1 << 8)
  266. /* Used by CM_L3INSTR_CLKSTCTRL */
  267. #define OMAP4430_CLKACTIVITY_L3_INSTR_GICLK_SHIFT 8
  268. #define OMAP4430_CLKACTIVITY_L3_INSTR_GICLK_WIDTH 0x1
  269. #define OMAP4430_CLKACTIVITY_L3_INSTR_GICLK_MASK (1 << 8)
  270. /* Used by CM_L4SEC_CLKSTCTRL */
  271. #define OMAP4430_CLKACTIVITY_L3_SECURE_GICLK_SHIFT 8
  272. #define OMAP4430_CLKACTIVITY_L3_SECURE_GICLK_WIDTH 0x1
  273. #define OMAP4430_CLKACTIVITY_L3_SECURE_GICLK_MASK (1 << 8)
  274. /* Used by CM_ALWON_CLKSTCTRL */
  275. #define OMAP4430_CLKACTIVITY_L4_AO_ICLK_SHIFT 8
  276. #define OMAP4430_CLKACTIVITY_L4_AO_ICLK_WIDTH 0x1
  277. #define OMAP4430_CLKACTIVITY_L4_AO_ICLK_MASK (1 << 8)
  278. /* Used by CM_CEFUSE_CLKSTCTRL */
  279. #define OMAP4430_CLKACTIVITY_L4_CEFUSE_GICLK_SHIFT 8
  280. #define OMAP4430_CLKACTIVITY_L4_CEFUSE_GICLK_WIDTH 0x1
  281. #define OMAP4430_CLKACTIVITY_L4_CEFUSE_GICLK_MASK (1 << 8)
  282. /* Used by CM_L4CFG_CLKSTCTRL */
  283. #define OMAP4430_CLKACTIVITY_L4_CFG_GICLK_SHIFT 8
  284. #define OMAP4430_CLKACTIVITY_L4_CFG_GICLK_WIDTH 0x1
  285. #define OMAP4430_CLKACTIVITY_L4_CFG_GICLK_MASK (1 << 8)
  286. /* Used by CM_D2D_CLKSTCTRL */
  287. #define OMAP4430_CLKACTIVITY_L4_D2D_GICLK_SHIFT 9
  288. #define OMAP4430_CLKACTIVITY_L4_D2D_GICLK_WIDTH 0x1
  289. #define OMAP4430_CLKACTIVITY_L4_D2D_GICLK_MASK (1 << 9)
  290. /* Used by CM_L3INIT_CLKSTCTRL */
  291. #define OMAP4430_CLKACTIVITY_L4_INIT_GICLK_SHIFT 9
  292. #define OMAP4430_CLKACTIVITY_L4_INIT_GICLK_WIDTH 0x1
  293. #define OMAP4430_CLKACTIVITY_L4_INIT_GICLK_MASK (1 << 9)
  294. /* Used by CM_L4PER_CLKSTCTRL */
  295. #define OMAP4430_CLKACTIVITY_L4_PER_GICLK_SHIFT 8
  296. #define OMAP4430_CLKACTIVITY_L4_PER_GICLK_WIDTH 0x1
  297. #define OMAP4430_CLKACTIVITY_L4_PER_GICLK_MASK (1 << 8)
  298. /* Used by CM_L4SEC_CLKSTCTRL */
  299. #define OMAP4430_CLKACTIVITY_L4_SECURE_GICLK_SHIFT 9
  300. #define OMAP4430_CLKACTIVITY_L4_SECURE_GICLK_WIDTH 0x1
  301. #define OMAP4430_CLKACTIVITY_L4_SECURE_GICLK_MASK (1 << 9)
  302. /* Used by CM_WKUP_CLKSTCTRL */
  303. #define OMAP4430_CLKACTIVITY_L4_WKUP_GICLK_SHIFT 12
  304. #define OMAP4430_CLKACTIVITY_L4_WKUP_GICLK_WIDTH 0x1
  305. #define OMAP4430_CLKACTIVITY_L4_WKUP_GICLK_MASK (1 << 12)
  306. /* Used by CM_MPU_CLKSTCTRL */
  307. #define OMAP4430_CLKACTIVITY_MPU_DPLL_CLK_SHIFT 8
  308. #define OMAP4430_CLKACTIVITY_MPU_DPLL_CLK_WIDTH 0x1
  309. #define OMAP4430_CLKACTIVITY_MPU_DPLL_CLK_MASK (1 << 8)
  310. /* Used by CM1_ABE_CLKSTCTRL */
  311. #define OMAP4430_CLKACTIVITY_OCP_ABE_GICLK_SHIFT 9
  312. #define OMAP4430_CLKACTIVITY_OCP_ABE_GICLK_WIDTH 0x1
  313. #define OMAP4430_CLKACTIVITY_OCP_ABE_GICLK_MASK (1 << 9)
  314. /* Used by CM_L4PER_CLKSTCTRL */
  315. #define OMAP4430_CLKACTIVITY_PER_24MC_GFCLK_SHIFT 16
  316. #define OMAP4430_CLKACTIVITY_PER_24MC_GFCLK_WIDTH 0x1
  317. #define OMAP4430_CLKACTIVITY_PER_24MC_GFCLK_MASK (1 << 16)
  318. /* Used by CM_L4PER_CLKSTCTRL */
  319. #define OMAP4430_CLKACTIVITY_PER_32K_GFCLK_SHIFT 17
  320. #define OMAP4430_CLKACTIVITY_PER_32K_GFCLK_WIDTH 0x1
  321. #define OMAP4430_CLKACTIVITY_PER_32K_GFCLK_MASK (1 << 17)
  322. /* Used by CM_L4PER_CLKSTCTRL */
  323. #define OMAP4430_CLKACTIVITY_PER_48M_GFCLK_SHIFT 18
  324. #define OMAP4430_CLKACTIVITY_PER_48M_GFCLK_WIDTH 0x1
  325. #define OMAP4430_CLKACTIVITY_PER_48M_GFCLK_MASK (1 << 18)
  326. /* Used by CM_L4PER_CLKSTCTRL */
  327. #define OMAP4430_CLKACTIVITY_PER_96M_GFCLK_SHIFT 19
  328. #define OMAP4430_CLKACTIVITY_PER_96M_GFCLK_WIDTH 0x1
  329. #define OMAP4430_CLKACTIVITY_PER_96M_GFCLK_MASK (1 << 19)
  330. /* Used by CM_L4PER_CLKSTCTRL */
  331. #define OMAP4430_CLKACTIVITY_PER_ABE_24M_GFCLK_SHIFT 25
  332. #define OMAP4430_CLKACTIVITY_PER_ABE_24M_GFCLK_WIDTH 0x1
  333. #define OMAP4430_CLKACTIVITY_PER_ABE_24M_GFCLK_MASK (1 << 25)
  334. /* Used by CM_L4PER_CLKSTCTRL */
  335. #define OMAP4430_CLKACTIVITY_PER_MCASP2_GFCLK_SHIFT 20
  336. #define OMAP4430_CLKACTIVITY_PER_MCASP2_GFCLK_WIDTH 0x1
  337. #define OMAP4430_CLKACTIVITY_PER_MCASP2_GFCLK_MASK (1 << 20)
  338. /* Used by CM_L4PER_CLKSTCTRL */
  339. #define OMAP4430_CLKACTIVITY_PER_MCASP3_GFCLK_SHIFT 21
  340. #define OMAP4430_CLKACTIVITY_PER_MCASP3_GFCLK_MASK (1 << 21)
  341. /* Used by CM_L4PER_CLKSTCTRL */
  342. #define OMAP4430_CLKACTIVITY_PER_MCBSP4_GFCLK_SHIFT 22
  343. #define OMAP4430_CLKACTIVITY_PER_MCBSP4_GFCLK_WIDTH 0x1
  344. #define OMAP4430_CLKACTIVITY_PER_MCBSP4_GFCLK_MASK (1 << 22)
  345. /* Used by CM_L4PER_CLKSTCTRL */
  346. #define OMAP4430_CLKACTIVITY_PER_SYS_GFCLK_SHIFT 24
  347. #define OMAP4430_CLKACTIVITY_PER_SYS_GFCLK_WIDTH 0x1
  348. #define OMAP4430_CLKACTIVITY_PER_SYS_GFCLK_MASK (1 << 24)
  349. /* Used by CM_MEMIF_CLKSTCTRL */
  350. #define OMAP4430_CLKACTIVITY_PHY_ROOT_CLK_SHIFT 10
  351. #define OMAP4430_CLKACTIVITY_PHY_ROOT_CLK_WIDTH 0x1
  352. #define OMAP4430_CLKACTIVITY_PHY_ROOT_CLK_MASK (1 << 10)
  353. /* Used by CM_GFX_CLKSTCTRL */
  354. #define OMAP4430_CLKACTIVITY_SGX_GFCLK_SHIFT 9
  355. #define OMAP4430_CLKACTIVITY_SGX_GFCLK_WIDTH 0x1
  356. #define OMAP4430_CLKACTIVITY_SGX_GFCLK_MASK (1 << 9)
  357. /* Used by CM_ALWON_CLKSTCTRL */
  358. #define OMAP4430_CLKACTIVITY_SR_CORE_SYSCLK_SHIFT 11
  359. #define OMAP4430_CLKACTIVITY_SR_CORE_SYSCLK_WIDTH 0x1
  360. #define OMAP4430_CLKACTIVITY_SR_CORE_SYSCLK_MASK (1 << 11)
  361. /* Used by CM_ALWON_CLKSTCTRL */
  362. #define OMAP4430_CLKACTIVITY_SR_IVA_SYSCLK_SHIFT 10
  363. #define OMAP4430_CLKACTIVITY_SR_IVA_SYSCLK_WIDTH 0x1
  364. #define OMAP4430_CLKACTIVITY_SR_IVA_SYSCLK_MASK (1 << 10)
  365. /* Used by CM_ALWON_CLKSTCTRL */
  366. #define OMAP4430_CLKACTIVITY_SR_MPU_SYSCLK_SHIFT 9
  367. #define OMAP4430_CLKACTIVITY_SR_MPU_SYSCLK_WIDTH 0x1
  368. #define OMAP4430_CLKACTIVITY_SR_MPU_SYSCLK_MASK (1 << 9)
  369. /* Used by CM_WKUP_CLKSTCTRL */
  370. #define OMAP4430_CLKACTIVITY_SYS_CLK_SHIFT 8
  371. #define OMAP4430_CLKACTIVITY_SYS_CLK_WIDTH 0x1
  372. #define OMAP4430_CLKACTIVITY_SYS_CLK_MASK (1 << 8)
  373. /* Used by CM_TESLA_CLKSTCTRL */
  374. #define OMAP4430_CLKACTIVITY_TESLA_ROOT_CLK_SHIFT 8
  375. #define OMAP4430_CLKACTIVITY_TESLA_ROOT_CLK_WIDTH 0x1
  376. #define OMAP4430_CLKACTIVITY_TESLA_ROOT_CLK_MASK (1 << 8)
  377. /* Used by CM_L3INIT_CLKSTCTRL */
  378. #define OMAP4430_CLKACTIVITY_TLL_CH0_GFCLK_SHIFT 22
  379. #define OMAP4430_CLKACTIVITY_TLL_CH0_GFCLK_WIDTH 0x1
  380. #define OMAP4430_CLKACTIVITY_TLL_CH0_GFCLK_MASK (1 << 22)
  381. /* Used by CM_L3INIT_CLKSTCTRL */
  382. #define OMAP4430_CLKACTIVITY_TLL_CH1_GFCLK_SHIFT 23
  383. #define OMAP4430_CLKACTIVITY_TLL_CH1_GFCLK_WIDTH 0x1
  384. #define OMAP4430_CLKACTIVITY_TLL_CH1_GFCLK_MASK (1 << 23)
  385. /* Used by CM_L3INIT_CLKSTCTRL */
  386. #define OMAP4430_CLKACTIVITY_TLL_CH2_GFCLK_SHIFT 24
  387. #define OMAP4430_CLKACTIVITY_TLL_CH2_GFCLK_WIDTH 0x1
  388. #define OMAP4430_CLKACTIVITY_TLL_CH2_GFCLK_MASK (1 << 24)
  389. /* Used by CM_L3INIT_CLKSTCTRL */
  390. #define OMAP4430_CLKACTIVITY_UNIPRO_DPLL_CLK_SHIFT 10
  391. #define OMAP4430_CLKACTIVITY_UNIPRO_DPLL_CLK_WIDTH 0x1
  392. #define OMAP4430_CLKACTIVITY_UNIPRO_DPLL_CLK_MASK (1 << 10)
  393. /* Used by CM_L3INIT_CLKSTCTRL */
  394. #define OMAP4430_CLKACTIVITY_USB_DPLL_CLK_SHIFT 14
  395. #define OMAP4430_CLKACTIVITY_USB_DPLL_CLK_WIDTH 0x1
  396. #define OMAP4430_CLKACTIVITY_USB_DPLL_CLK_MASK (1 << 14)
  397. /* Used by CM_L3INIT_CLKSTCTRL */
  398. #define OMAP4430_CLKACTIVITY_USB_DPLL_HS_CLK_SHIFT 15
  399. #define OMAP4430_CLKACTIVITY_USB_DPLL_HS_CLK_WIDTH 0x1
  400. #define OMAP4430_CLKACTIVITY_USB_DPLL_HS_CLK_MASK (1 << 15)
  401. /* Used by CM_WKUP_CLKSTCTRL */
  402. #define OMAP4430_CLKACTIVITY_USIM_GFCLK_SHIFT 10
  403. #define OMAP4430_CLKACTIVITY_USIM_GFCLK_WIDTH 0x1
  404. #define OMAP4430_CLKACTIVITY_USIM_GFCLK_MASK (1 << 10)
  405. /* Used by CM_L3INIT_CLKSTCTRL */
  406. #define OMAP4430_CLKACTIVITY_UTMI_P3_GFCLK_SHIFT 30
  407. #define OMAP4430_CLKACTIVITY_UTMI_P3_GFCLK_WIDTH 0x1
  408. #define OMAP4430_CLKACTIVITY_UTMI_P3_GFCLK_MASK (1 << 30)
  409. /* Used by CM_L3INIT_CLKSTCTRL */
  410. #define OMAP4430_CLKACTIVITY_UTMI_ROOT_GFCLK_SHIFT 25
  411. #define OMAP4430_CLKACTIVITY_UTMI_ROOT_GFCLK_WIDTH 0x1
  412. #define OMAP4430_CLKACTIVITY_UTMI_ROOT_GFCLK_MASK (1 << 25)
  413. /* Used by CM_WKUP_CLKSTCTRL */
  414. #define OMAP4430_CLKACTIVITY_WKUP_32K_GFCLK_SHIFT 11
  415. #define OMAP4430_CLKACTIVITY_WKUP_32K_GFCLK_WIDTH 0x1
  416. #define OMAP4430_CLKACTIVITY_WKUP_32K_GFCLK_MASK (1 << 11)
  417. /* Used by CM_WKUP_CLKSTCTRL */
  418. #define OMAP4460_CLKACTIVITY_WKUP_TS_GFCLK_SHIFT 13
  419. #define OMAP4460_CLKACTIVITY_WKUP_TS_GFCLK_WIDTH 0x1
  420. #define OMAP4460_CLKACTIVITY_WKUP_TS_GFCLK_MASK (1 << 13)
  421. /*
  422. * Used by CM1_ABE_TIMER5_CLKCTRL, CM1_ABE_TIMER6_CLKCTRL,
  423. * CM1_ABE_TIMER7_CLKCTRL, CM1_ABE_TIMER8_CLKCTRL, CM_L3INIT_MMC1_CLKCTRL,
  424. * CM_L3INIT_MMC2_CLKCTRL, CM_L4PER_DMTIMER10_CLKCTRL,
  425. * CM_L4PER_DMTIMER11_CLKCTRL, CM_L4PER_DMTIMER2_CLKCTRL,
  426. * CM_L4PER_DMTIMER3_CLKCTRL, CM_L4PER_DMTIMER4_CLKCTRL,
  427. * CM_L4PER_DMTIMER9_CLKCTRL, CM_WKUP_TIMER1_CLKCTRL
  428. */
  429. #define OMAP4430_CLKSEL_SHIFT 24
  430. #define OMAP4430_CLKSEL_WIDTH 0x1
  431. #define OMAP4430_CLKSEL_MASK (1 << 24)
  432. /*
  433. * Renamed from CLKSEL Used by CM_ABE_DSS_SYS_CLKSEL, CM_ABE_PLL_REF_CLKSEL,
  434. * CM_CLKSEL_DUCATI_ISS_ROOT, CM_CLKSEL_USB_60MHZ, CM_L4_WKUP_CLKSEL
  435. */
  436. #define OMAP4430_CLKSEL_0_0_SHIFT 0
  437. #define OMAP4430_CLKSEL_0_0_WIDTH 0x1
  438. #define OMAP4430_CLKSEL_0_0_MASK (1 << 0)
  439. /* Renamed from CLKSEL Used by CM_BYPCLK_DPLL_IVA, CM_BYPCLK_DPLL_MPU */
  440. #define OMAP4430_CLKSEL_0_1_SHIFT 0
  441. #define OMAP4430_CLKSEL_0_1_WIDTH 0x2
  442. #define OMAP4430_CLKSEL_0_1_MASK (0x3 << 0)
  443. /* Renamed from CLKSEL Used by CM_L3INIT_HSI_CLKCTRL */
  444. #define OMAP4430_CLKSEL_24_25_SHIFT 24
  445. #define OMAP4430_CLKSEL_24_25_WIDTH 0x2
  446. #define OMAP4430_CLKSEL_24_25_MASK (0x3 << 24)
  447. /* Used by CM_L3INIT_USB_OTG_CLKCTRL */
  448. #define OMAP4430_CLKSEL_60M_SHIFT 24
  449. #define OMAP4430_CLKSEL_60M_WIDTH 0x1
  450. #define OMAP4430_CLKSEL_60M_MASK (1 << 24)
  451. /* Used by CM_MPU_MPU_CLKCTRL */
  452. #define OMAP4460_CLKSEL_ABE_DIV_MODE_SHIFT 25
  453. #define OMAP4460_CLKSEL_ABE_DIV_MODE_WIDTH 0x1
  454. #define OMAP4460_CLKSEL_ABE_DIV_MODE_MASK (1 << 25)
  455. /* Used by CM1_ABE_AESS_CLKCTRL */
  456. #define OMAP4430_CLKSEL_AESS_FCLK_SHIFT 24
  457. #define OMAP4430_CLKSEL_AESS_FCLK_WIDTH 0x1
  458. #define OMAP4430_CLKSEL_AESS_FCLK_MASK (1 << 24)
  459. /* Used by CM_CLKSEL_CORE */
  460. #define OMAP4430_CLKSEL_CORE_SHIFT 0
  461. #define OMAP4430_CLKSEL_CORE_WIDTH 0x1
  462. #define OMAP4430_CLKSEL_CORE_MASK (1 << 0)
  463. /* Renamed from CLKSEL_CORE Used by CM_SHADOW_FREQ_CONFIG2 */
  464. #define OMAP4430_CLKSEL_CORE_1_1_SHIFT 1
  465. #define OMAP4430_CLKSEL_CORE_1_1_WIDTH 0x1
  466. #define OMAP4430_CLKSEL_CORE_1_1_MASK (1 << 1)
  467. /* Used by CM_WKUP_USIM_CLKCTRL */
  468. #define OMAP4430_CLKSEL_DIV_SHIFT 24
  469. #define OMAP4430_CLKSEL_DIV_WIDTH 0x1
  470. #define OMAP4430_CLKSEL_DIV_MASK (1 << 24)
  471. /* Used by CM_MPU_MPU_CLKCTRL */
  472. #define OMAP4460_CLKSEL_EMIF_DIV_MODE_SHIFT 24
  473. #define OMAP4460_CLKSEL_EMIF_DIV_MODE_WIDTH 0x1
  474. #define OMAP4460_CLKSEL_EMIF_DIV_MODE_MASK (1 << 24)
  475. /* Used by CM_CAM_FDIF_CLKCTRL */
  476. #define OMAP4430_CLKSEL_FCLK_SHIFT 24
  477. #define OMAP4430_CLKSEL_FCLK_WIDTH 0x2
  478. #define OMAP4430_CLKSEL_FCLK_MASK (0x3 << 24)
  479. /* Used by CM_L4PER_MCBSP4_CLKCTRL */
  480. #define OMAP4430_CLKSEL_INTERNAL_SOURCE_SHIFT 25
  481. #define OMAP4430_CLKSEL_INTERNAL_SOURCE_WIDTH 0x1
  482. #define OMAP4430_CLKSEL_INTERNAL_SOURCE_MASK (1 << 25)
  483. /*
  484. * Renamed from CLKSEL_INTERNAL_SOURCE Used by CM1_ABE_DMIC_CLKCTRL,
  485. * CM1_ABE_MCASP_CLKCTRL, CM1_ABE_MCBSP1_CLKCTRL, CM1_ABE_MCBSP2_CLKCTRL,
  486. * CM1_ABE_MCBSP3_CLKCTRL
  487. */
  488. #define OMAP4430_CLKSEL_INTERNAL_SOURCE_CM1_ABE_DMIC_SHIFT 26
  489. #define OMAP4430_CLKSEL_INTERNAL_SOURCE_CM1_ABE_DMIC_WIDTH 0x2
  490. #define OMAP4430_CLKSEL_INTERNAL_SOURCE_CM1_ABE_DMIC_MASK (0x3 << 26)
  491. /* Used by CM_CLKSEL_CORE */
  492. #define OMAP4430_CLKSEL_L3_SHIFT 4
  493. #define OMAP4430_CLKSEL_L3_WIDTH 0x1
  494. #define OMAP4430_CLKSEL_L3_MASK (1 << 4)
  495. /* Renamed from CLKSEL_L3 Used by CM_SHADOW_FREQ_CONFIG2 */
  496. #define OMAP4430_CLKSEL_L3_SHADOW_SHIFT 2
  497. #define OMAP4430_CLKSEL_L3_SHADOW_WIDTH 0x1
  498. #define OMAP4430_CLKSEL_L3_SHADOW_MASK (1 << 2)
  499. /* Used by CM_CLKSEL_CORE */
  500. #define OMAP4430_CLKSEL_L4_SHIFT 8
  501. #define OMAP4430_CLKSEL_L4_WIDTH 0x1
  502. #define OMAP4430_CLKSEL_L4_MASK (1 << 8)
  503. /* Used by CM_CLKSEL_ABE */
  504. #define OMAP4430_CLKSEL_OPP_SHIFT 0
  505. #define OMAP4430_CLKSEL_OPP_WIDTH 0x2
  506. #define OMAP4430_CLKSEL_OPP_MASK (0x3 << 0)
  507. /* Used by CM_EMU_DEBUGSS_CLKCTRL */
  508. #define OMAP4430_CLKSEL_PMD_STM_CLK_SHIFT 27
  509. #define OMAP4430_CLKSEL_PMD_STM_CLK_WIDTH 0x3
  510. #define OMAP4430_CLKSEL_PMD_STM_CLK_MASK (0x7 << 27)
  511. /* Used by CM_EMU_DEBUGSS_CLKCTRL */
  512. #define OMAP4430_CLKSEL_PMD_TRACE_CLK_SHIFT 24
  513. #define OMAP4430_CLKSEL_PMD_TRACE_CLK_WIDTH 0x3
  514. #define OMAP4430_CLKSEL_PMD_TRACE_CLK_MASK (0x7 << 24)
  515. /* Used by CM_GFX_GFX_CLKCTRL */
  516. #define OMAP4430_CLKSEL_SGX_FCLK_SHIFT 24
  517. #define OMAP4430_CLKSEL_SGX_FCLK_WIDTH 0x1
  518. #define OMAP4430_CLKSEL_SGX_FCLK_MASK (1 << 24)
  519. /*
  520. * Used by CM1_ABE_DMIC_CLKCTRL, CM1_ABE_MCASP_CLKCTRL, CM1_ABE_MCBSP1_CLKCTRL,
  521. * CM1_ABE_MCBSP2_CLKCTRL, CM1_ABE_MCBSP3_CLKCTRL
  522. */
  523. #define OMAP4430_CLKSEL_SOURCE_SHIFT 24
  524. #define OMAP4430_CLKSEL_SOURCE_WIDTH 0x2
  525. #define OMAP4430_CLKSEL_SOURCE_MASK (0x3 << 24)
  526. /* Renamed from CLKSEL_SOURCE Used by CM_L4PER_MCBSP4_CLKCTRL */
  527. #define OMAP4430_CLKSEL_SOURCE_24_24_SHIFT 24
  528. #define OMAP4430_CLKSEL_SOURCE_24_24_WIDTH 0x1
  529. #define OMAP4430_CLKSEL_SOURCE_24_24_MASK (1 << 24)
  530. /* Used by CM_L3INIT_USB_HOST_CLKCTRL */
  531. #define OMAP4430_CLKSEL_UTMI_P1_SHIFT 24
  532. #define OMAP4430_CLKSEL_UTMI_P1_WIDTH 0x1
  533. #define OMAP4430_CLKSEL_UTMI_P1_MASK (1 << 24)
  534. /* Used by CM_L3INIT_USB_HOST_CLKCTRL */
  535. #define OMAP4430_CLKSEL_UTMI_P2_SHIFT 25
  536. #define OMAP4430_CLKSEL_UTMI_P2_WIDTH 0x1
  537. #define OMAP4430_CLKSEL_UTMI_P2_MASK (1 << 25)
  538. /*
  539. * Used by CM1_ABE_CLKSTCTRL, CM_ALWON_CLKSTCTRL, CM_CAM_CLKSTCTRL,
  540. * CM_CEFUSE_CLKSTCTRL, CM_D2D_CLKSTCTRL, CM_DSS_CLKSTCTRL,
  541. * CM_DUCATI_CLKSTCTRL, CM_EMU_CLKSTCTRL, CM_GFX_CLKSTCTRL, CM_IVAHD_CLKSTCTRL,
  542. * CM_L3INIT_CLKSTCTRL, CM_L3INSTR_CLKSTCTRL, CM_L3_1_CLKSTCTRL,
  543. * CM_L3_2_CLKSTCTRL, CM_L4CFG_CLKSTCTRL, CM_L4PER_CLKSTCTRL,
  544. * CM_L4SEC_CLKSTCTRL, CM_MEMIF_CLKSTCTRL, CM_MPU_CLKSTCTRL, CM_SDMA_CLKSTCTRL,
  545. * CM_TESLA_CLKSTCTRL, CM_WKUP_CLKSTCTRL
  546. */
  547. #define OMAP4430_CLKTRCTRL_SHIFT 0
  548. #define OMAP4430_CLKTRCTRL_WIDTH 0x2
  549. #define OMAP4430_CLKTRCTRL_MASK (0x3 << 0)
  550. /* Used by CM_EMU_OVERRIDE_DPLL_CORE */
  551. #define OMAP4430_CORE_DPLL_EMU_DIV_SHIFT 0
  552. #define OMAP4430_CORE_DPLL_EMU_DIV_WIDTH 0x7
  553. #define OMAP4430_CORE_DPLL_EMU_DIV_MASK (0x7f << 0)
  554. /* Used by CM_EMU_OVERRIDE_DPLL_CORE */
  555. #define OMAP4430_CORE_DPLL_EMU_MULT_SHIFT 8
  556. #define OMAP4430_CORE_DPLL_EMU_MULT_WIDTH 0xb
  557. #define OMAP4430_CORE_DPLL_EMU_MULT_MASK (0x7ff << 8)
  558. /* Used by REVISION_CM1, REVISION_CM2 */
  559. #define OMAP4430_CUSTOM_SHIFT 6
  560. #define OMAP4430_CUSTOM_WIDTH 0x2
  561. #define OMAP4430_CUSTOM_MASK (0x3 << 6)
  562. /* Used by CM_L3_2_DYNAMICDEP, CM_L4CFG_DYNAMICDEP */
  563. #define OMAP4430_D2D_DYNDEP_SHIFT 18
  564. #define OMAP4430_D2D_DYNDEP_WIDTH 0x1
  565. #define OMAP4430_D2D_DYNDEP_MASK (1 << 18)
  566. /* Used by CM_MPU_STATICDEP */
  567. #define OMAP4430_D2D_STATDEP_SHIFT 18
  568. #define OMAP4430_D2D_STATDEP_WIDTH 0x1
  569. #define OMAP4430_D2D_STATDEP_MASK (1 << 18)
  570. /* Used by CM_CLKSEL_DPLL_MPU */
  571. #define OMAP4460_DCC_COUNT_MAX_SHIFT 24
  572. #define OMAP4460_DCC_COUNT_MAX_WIDTH 0x8
  573. #define OMAP4460_DCC_COUNT_MAX_MASK (0xff << 24)
  574. /* Used by CM_CLKSEL_DPLL_MPU */
  575. #define OMAP4460_DCC_EN_SHIFT 22
  576. #define OMAP4460_DCC_EN_MASK (1 << 22)
  577. /*
  578. * Used by CM_SSC_DELTAMSTEP_DPLL_ABE, CM_SSC_DELTAMSTEP_DPLL_CORE,
  579. * CM_SSC_DELTAMSTEP_DPLL_DDRPHY, CM_SSC_DELTAMSTEP_DPLL_IVA,
  580. * CM_SSC_DELTAMSTEP_DPLL_MPU, CM_SSC_DELTAMSTEP_DPLL_PER,
  581. * CM_SSC_DELTAMSTEP_DPLL_UNIPRO, CM_SSC_DELTAMSTEP_DPLL_USB
  582. */
  583. #define OMAP4430_DELTAMSTEP_SHIFT 0
  584. #define OMAP4430_DELTAMSTEP_WIDTH 0x14
  585. #define OMAP4430_DELTAMSTEP_MASK (0xfffff << 0)
  586. /* Renamed from DELTAMSTEP Used by CM_SSC_DELTAMSTEP_DPLL_USB */
  587. #define OMAP4460_DELTAMSTEP_0_20_SHIFT 0
  588. #define OMAP4460_DELTAMSTEP_0_20_WIDTH 0x15
  589. #define OMAP4460_DELTAMSTEP_0_20_MASK (0x1fffff << 0)
  590. /* Used by CM_DLL_CTRL */
  591. #define OMAP4430_DLL_OVERRIDE_SHIFT 0
  592. #define OMAP4430_DLL_OVERRIDE_WIDTH 0x1
  593. #define OMAP4430_DLL_OVERRIDE_MASK (1 << 0)
  594. /* Renamed from DLL_OVERRIDE Used by CM_SHADOW_FREQ_CONFIG1 */
  595. #define OMAP4430_DLL_OVERRIDE_2_2_SHIFT 2
  596. #define OMAP4430_DLL_OVERRIDE_2_2_WIDTH 0x1
  597. #define OMAP4430_DLL_OVERRIDE_2_2_MASK (1 << 2)
  598. /* Used by CM_SHADOW_FREQ_CONFIG1 */
  599. #define OMAP4430_DLL_RESET_SHIFT 3
  600. #define OMAP4430_DLL_RESET_WIDTH 0x1
  601. #define OMAP4430_DLL_RESET_MASK (1 << 3)
  602. /*
  603. * Used by CM_CLKSEL_DPLL_ABE, CM_CLKSEL_DPLL_CORE, CM_CLKSEL_DPLL_DDRPHY,
  604. * CM_CLKSEL_DPLL_IVA, CM_CLKSEL_DPLL_MPU, CM_CLKSEL_DPLL_PER,
  605. * CM_CLKSEL_DPLL_UNIPRO, CM_CLKSEL_DPLL_USB
  606. */
  607. #define OMAP4430_DPLL_BYP_CLKSEL_SHIFT 23
  608. #define OMAP4430_DPLL_BYP_CLKSEL_WIDTH 0x1
  609. #define OMAP4430_DPLL_BYP_CLKSEL_MASK (1 << 23)
  610. /* Used by CM_CLKDCOLDO_DPLL_USB */
  611. #define OMAP4430_DPLL_CLKDCOLDO_GATE_CTRL_SHIFT 8
  612. #define OMAP4430_DPLL_CLKDCOLDO_GATE_CTRL_WIDTH 0x1
  613. #define OMAP4430_DPLL_CLKDCOLDO_GATE_CTRL_MASK (1 << 8)
  614. /* Used by CM_CLKSEL_DPLL_CORE */
  615. #define OMAP4430_DPLL_CLKOUTHIF_CLKSEL_SHIFT 20
  616. #define OMAP4430_DPLL_CLKOUTHIF_CLKSEL_WIDTH 0x1
  617. #define OMAP4430_DPLL_CLKOUTHIF_CLKSEL_MASK (1 << 20)
  618. /* Used by CM_DIV_M3_DPLL_ABE, CM_DIV_M3_DPLL_CORE, CM_DIV_M3_DPLL_PER */
  619. #define OMAP4430_DPLL_CLKOUTHIF_DIV_SHIFT 0
  620. #define OMAP4430_DPLL_CLKOUTHIF_DIV_WIDTH 0x5
  621. #define OMAP4430_DPLL_CLKOUTHIF_DIV_MASK (0x1f << 0)
  622. /* Used by CM_DIV_M3_DPLL_ABE, CM_DIV_M3_DPLL_CORE, CM_DIV_M3_DPLL_PER */
  623. #define OMAP4430_DPLL_CLKOUTHIF_DIVCHACK_SHIFT 5
  624. #define OMAP4430_DPLL_CLKOUTHIF_DIVCHACK_WIDTH 0x1
  625. #define OMAP4430_DPLL_CLKOUTHIF_DIVCHACK_MASK (1 << 5)
  626. /* Used by CM_DIV_M3_DPLL_ABE, CM_DIV_M3_DPLL_CORE, CM_DIV_M3_DPLL_PER */
  627. #define OMAP4430_DPLL_CLKOUTHIF_GATE_CTRL_SHIFT 8
  628. #define OMAP4430_DPLL_CLKOUTHIF_GATE_CTRL_WIDTH 0x1
  629. #define OMAP4430_DPLL_CLKOUTHIF_GATE_CTRL_MASK (1 << 8)
  630. /* Used by CM_DIV_M2_DPLL_ABE, CM_DIV_M2_DPLL_PER, CM_DIV_M2_DPLL_UNIPRO */
  631. #define OMAP4430_DPLL_CLKOUTX2_GATE_CTRL_SHIFT 10
  632. #define OMAP4430_DPLL_CLKOUTX2_GATE_CTRL_WIDTH 0x1
  633. #define OMAP4430_DPLL_CLKOUTX2_GATE_CTRL_MASK (1 << 10)
  634. /*
  635. * Used by CM_DIV_M2_DPLL_ABE, CM_DIV_M2_DPLL_CORE, CM_DIV_M2_DPLL_DDRPHY,
  636. * CM_DIV_M2_DPLL_MPU, CM_DIV_M2_DPLL_PER, CM_DIV_M2_DPLL_UNIPRO
  637. */
  638. #define OMAP4430_DPLL_CLKOUT_DIV_SHIFT 0
  639. #define OMAP4430_DPLL_CLKOUT_DIV_WIDTH 0x5
  640. #define OMAP4430_DPLL_CLKOUT_DIV_MASK (0x1f << 0)
  641. /* Renamed from DPLL_CLKOUT_DIV Used by CM_DIV_M2_DPLL_USB */
  642. #define OMAP4430_DPLL_CLKOUT_DIV_0_6_SHIFT 0
  643. #define OMAP4430_DPLL_CLKOUT_DIV_0_6_WIDTH 0x7
  644. #define OMAP4430_DPLL_CLKOUT_DIV_0_6_MASK (0x7f << 0)
  645. /*
  646. * Used by CM_DIV_M2_DPLL_ABE, CM_DIV_M2_DPLL_CORE, CM_DIV_M2_DPLL_DDRPHY,
  647. * CM_DIV_M2_DPLL_MPU, CM_DIV_M2_DPLL_PER, CM_DIV_M2_DPLL_UNIPRO
  648. */
  649. #define OMAP4430_DPLL_CLKOUT_DIVCHACK_SHIFT 5
  650. #define OMAP4430_DPLL_CLKOUT_DIVCHACK_WIDTH 0x1
  651. #define OMAP4430_DPLL_CLKOUT_DIVCHACK_MASK (1 << 5)
  652. /* Renamed from DPLL_CLKOUT_DIVCHACK Used by CM_DIV_M2_DPLL_USB */
  653. #define OMAP4430_DPLL_CLKOUT_DIVCHACK_M2_USB_SHIFT 7
  654. #define OMAP4430_DPLL_CLKOUT_DIVCHACK_M2_USB_WIDTH 0x1
  655. #define OMAP4430_DPLL_CLKOUT_DIVCHACK_M2_USB_MASK (1 << 7)
  656. /*
  657. * Used by CM_DIV_M2_DPLL_ABE, CM_DIV_M2_DPLL_CORE, CM_DIV_M2_DPLL_DDRPHY,
  658. * CM_DIV_M2_DPLL_MPU, CM_DIV_M2_DPLL_PER, CM_DIV_M2_DPLL_USB
  659. */
  660. #define OMAP4430_DPLL_CLKOUT_GATE_CTRL_SHIFT 8
  661. #define OMAP4430_DPLL_CLKOUT_GATE_CTRL_WIDTH 0x1
  662. #define OMAP4430_DPLL_CLKOUT_GATE_CTRL_MASK (1 << 8)
  663. /* Used by CM_SHADOW_FREQ_CONFIG1 */
  664. #define OMAP4430_DPLL_CORE_DPLL_EN_SHIFT 8
  665. #define OMAP4430_DPLL_CORE_DPLL_EN_WIDTH 0x3
  666. #define OMAP4430_DPLL_CORE_DPLL_EN_MASK (0x7 << 8)
  667. /* Used by CM_SHADOW_FREQ_CONFIG1 */
  668. #define OMAP4430_DPLL_CORE_M2_DIV_SHIFT 11
  669. #define OMAP4430_DPLL_CORE_M2_DIV_WIDTH 0x5
  670. #define OMAP4430_DPLL_CORE_M2_DIV_MASK (0x1f << 11)
  671. /* Used by CM_SHADOW_FREQ_CONFIG2 */
  672. #define OMAP4430_DPLL_CORE_M5_DIV_SHIFT 3
  673. #define OMAP4430_DPLL_CORE_M5_DIV_WIDTH 0x5
  674. #define OMAP4430_DPLL_CORE_M5_DIV_MASK (0x1f << 3)
  675. /*
  676. * Used by CM_CLKSEL_DPLL_ABE, CM_CLKSEL_DPLL_CORE, CM_CLKSEL_DPLL_DDRPHY,
  677. * CM_CLKSEL_DPLL_IVA, CM_CLKSEL_DPLL_MPU, CM_CLKSEL_DPLL_PER,
  678. * CM_CLKSEL_DPLL_UNIPRO
  679. */
  680. #define OMAP4430_DPLL_DIV_SHIFT 0
  681. #define OMAP4430_DPLL_DIV_WIDTH 0x7
  682. #define OMAP4430_DPLL_DIV_MASK (0x7f << 0)
  683. /* Renamed from DPLL_DIV Used by CM_CLKSEL_DPLL_USB */
  684. #define OMAP4430_DPLL_DIV_0_7_SHIFT 0
  685. #define OMAP4430_DPLL_DIV_0_7_WIDTH 0x8
  686. #define OMAP4430_DPLL_DIV_0_7_MASK (0xff << 0)
  687. /*
  688. * Used by CM_CLKMODE_DPLL_ABE, CM_CLKMODE_DPLL_CORE, CM_CLKMODE_DPLL_DDRPHY,
  689. * CM_CLKMODE_DPLL_IVA, CM_CLKMODE_DPLL_MPU, CM_CLKMODE_DPLL_PER
  690. */
  691. #define OMAP4430_DPLL_DRIFTGUARD_EN_SHIFT 8
  692. #define OMAP4430_DPLL_DRIFTGUARD_EN_WIDTH 0x1
  693. #define OMAP4430_DPLL_DRIFTGUARD_EN_MASK (1 << 8)
  694. /* Renamed from DPLL_DRIFTGUARD_EN Used by CM_CLKMODE_DPLL_UNIPRO */
  695. #define OMAP4430_DPLL_DRIFTGUARD_EN_3_3_SHIFT 3
  696. #define OMAP4430_DPLL_DRIFTGUARD_EN_3_3_WIDTH 0x1
  697. #define OMAP4430_DPLL_DRIFTGUARD_EN_3_3_MASK (1 << 3)
  698. /*
  699. * Used by CM_CLKMODE_DPLL_ABE, CM_CLKMODE_DPLL_CORE, CM_CLKMODE_DPLL_DDRPHY,
  700. * CM_CLKMODE_DPLL_IVA, CM_CLKMODE_DPLL_MPU, CM_CLKMODE_DPLL_PER,
  701. * CM_CLKMODE_DPLL_UNIPRO, CM_CLKMODE_DPLL_USB
  702. */
  703. #define OMAP4430_DPLL_EN_SHIFT 0
  704. #define OMAP4430_DPLL_EN_WIDTH 0x3
  705. #define OMAP4430_DPLL_EN_MASK (0x7 << 0)
  706. /*
  707. * Used by CM_CLKMODE_DPLL_ABE, CM_CLKMODE_DPLL_CORE, CM_CLKMODE_DPLL_DDRPHY,
  708. * CM_CLKMODE_DPLL_IVA, CM_CLKMODE_DPLL_MPU, CM_CLKMODE_DPLL_PER,
  709. * CM_CLKMODE_DPLL_UNIPRO
  710. */
  711. #define OMAP4430_DPLL_LPMODE_EN_SHIFT 10
  712. #define OMAP4430_DPLL_LPMODE_EN_WIDTH 0x1
  713. #define OMAP4430_DPLL_LPMODE_EN_MASK (1 << 10)
  714. /*
  715. * Used by CM_CLKSEL_DPLL_ABE, CM_CLKSEL_DPLL_CORE, CM_CLKSEL_DPLL_DDRPHY,
  716. * CM_CLKSEL_DPLL_IVA, CM_CLKSEL_DPLL_MPU, CM_CLKSEL_DPLL_PER,
  717. * CM_CLKSEL_DPLL_UNIPRO
  718. */
  719. #define OMAP4430_DPLL_MULT_SHIFT 8
  720. #define OMAP4430_DPLL_MULT_WIDTH 0xb
  721. #define OMAP4430_DPLL_MULT_MASK (0x7ff << 8)
  722. /* Renamed from DPLL_MULT Used by CM_CLKSEL_DPLL_USB */
  723. #define OMAP4430_DPLL_MULT_USB_SHIFT 8
  724. #define OMAP4430_DPLL_MULT_USB_WIDTH 0xc
  725. #define OMAP4430_DPLL_MULT_USB_MASK (0xfff << 8)
  726. /*
  727. * Used by CM_CLKMODE_DPLL_ABE, CM_CLKMODE_DPLL_CORE, CM_CLKMODE_DPLL_DDRPHY,
  728. * CM_CLKMODE_DPLL_IVA, CM_CLKMODE_DPLL_MPU, CM_CLKMODE_DPLL_PER,
  729. * CM_CLKMODE_DPLL_UNIPRO
  730. */
  731. #define OMAP4430_DPLL_REGM4XEN_SHIFT 11
  732. #define OMAP4430_DPLL_REGM4XEN_WIDTH 0x1
  733. #define OMAP4430_DPLL_REGM4XEN_MASK (1 << 11)
  734. /* Used by CM_CLKSEL_DPLL_USB */
  735. #define OMAP4430_DPLL_SD_DIV_SHIFT 24
  736. #define OMAP4430_DPLL_SD_DIV_WIDTH 0x8
  737. #define OMAP4430_DPLL_SD_DIV_MASK (0xff << 24)
  738. /*
  739. * Used by CM_CLKMODE_DPLL_ABE, CM_CLKMODE_DPLL_CORE, CM_CLKMODE_DPLL_DDRPHY,
  740. * CM_CLKMODE_DPLL_IVA, CM_CLKMODE_DPLL_MPU, CM_CLKMODE_DPLL_PER,
  741. * CM_CLKMODE_DPLL_UNIPRO, CM_CLKMODE_DPLL_USB
  742. */
  743. #define OMAP4430_DPLL_SSC_ACK_SHIFT 13
  744. #define OMAP4430_DPLL_SSC_ACK_WIDTH 0x1
  745. #define OMAP4430_DPLL_SSC_ACK_MASK (1 << 13)
  746. /*
  747. * Used by CM_CLKMODE_DPLL_ABE, CM_CLKMODE_DPLL_CORE, CM_CLKMODE_DPLL_DDRPHY,
  748. * CM_CLKMODE_DPLL_IVA, CM_CLKMODE_DPLL_MPU, CM_CLKMODE_DPLL_PER,
  749. * CM_CLKMODE_DPLL_UNIPRO, CM_CLKMODE_DPLL_USB
  750. */
  751. #define OMAP4430_DPLL_SSC_DOWNSPREAD_SHIFT 14
  752. #define OMAP4430_DPLL_SSC_DOWNSPREAD_WIDTH 0x1
  753. #define OMAP4430_DPLL_SSC_DOWNSPREAD_MASK (1 << 14)
  754. /*
  755. * Used by CM_CLKMODE_DPLL_ABE, CM_CLKMODE_DPLL_CORE, CM_CLKMODE_DPLL_DDRPHY,
  756. * CM_CLKMODE_DPLL_IVA, CM_CLKMODE_DPLL_MPU, CM_CLKMODE_DPLL_PER,
  757. * CM_CLKMODE_DPLL_UNIPRO, CM_CLKMODE_DPLL_USB
  758. */
  759. #define OMAP4430_DPLL_SSC_EN_SHIFT 12
  760. #define OMAP4430_DPLL_SSC_EN_WIDTH 0x1
  761. #define OMAP4430_DPLL_SSC_EN_MASK (1 << 12)
  762. /* Used by CM_L3_2_DYNAMICDEP, CM_L4CFG_DYNAMICDEP, CM_L4PER_DYNAMICDEP */
  763. #define OMAP4430_DSS_DYNDEP_SHIFT 8
  764. #define OMAP4430_DSS_DYNDEP_WIDTH 0x1
  765. #define OMAP4430_DSS_DYNDEP_MASK (1 << 8)
  766. /* Used by CM_DUCATI_STATICDEP, CM_MPU_STATICDEP, CM_SDMA_STATICDEP */
  767. #define OMAP4430_DSS_STATDEP_SHIFT 8
  768. #define OMAP4430_DSS_STATDEP_WIDTH 0x1
  769. #define OMAP4430_DSS_STATDEP_MASK (1 << 8)
  770. /* Used by CM_L3_2_DYNAMICDEP */
  771. #define OMAP4430_DUCATI_DYNDEP_SHIFT 0
  772. #define OMAP4430_DUCATI_DYNDEP_WIDTH 0x1
  773. #define OMAP4430_DUCATI_DYNDEP_MASK (1 << 0)
  774. /* Used by CM_MPU_STATICDEP, CM_SDMA_STATICDEP */
  775. #define OMAP4430_DUCATI_STATDEP_SHIFT 0
  776. #define OMAP4430_DUCATI_STATDEP_WIDTH 0x1
  777. #define OMAP4430_DUCATI_STATDEP_MASK (1 << 0)
  778. /* Used by CM_SHADOW_FREQ_CONFIG1 */
  779. #define OMAP4430_FREQ_UPDATE_SHIFT 0
  780. #define OMAP4430_FREQ_UPDATE_WIDTH 0x1
  781. #define OMAP4430_FREQ_UPDATE_MASK (1 << 0)
  782. /* Used by REVISION_CM1, REVISION_CM2 */
  783. #define OMAP4430_FUNC_SHIFT 16
  784. #define OMAP4430_FUNC_WIDTH 0xc
  785. #define OMAP4430_FUNC_MASK (0xfff << 16)
  786. /* Used by CM_L3_2_DYNAMICDEP */
  787. #define OMAP4430_GFX_DYNDEP_SHIFT 10
  788. #define OMAP4430_GFX_DYNDEP_WIDTH 0x1
  789. #define OMAP4430_GFX_DYNDEP_MASK (1 << 10)
  790. /* Used by CM_DUCATI_STATICDEP, CM_MPU_STATICDEP */
  791. #define OMAP4430_GFX_STATDEP_SHIFT 10
  792. #define OMAP4430_GFX_STATDEP_WIDTH 0x1
  793. #define OMAP4430_GFX_STATDEP_MASK (1 << 10)
  794. /* Used by CM_SHADOW_FREQ_CONFIG2 */
  795. #define OMAP4430_GPMC_FREQ_UPDATE_SHIFT 0
  796. #define OMAP4430_GPMC_FREQ_UPDATE_WIDTH 0x1
  797. #define OMAP4430_GPMC_FREQ_UPDATE_MASK (1 << 0)
  798. /*
  799. * Used by CM_DIV_M4_DPLL_CORE, CM_DIV_M4_DPLL_DDRPHY, CM_DIV_M4_DPLL_IVA,
  800. * CM_DIV_M4_DPLL_PER
  801. */
  802. #define OMAP4430_HSDIVIDER_CLKOUT1_DIV_SHIFT 0
  803. #define OMAP4430_HSDIVIDER_CLKOUT1_DIV_WIDTH 0x5
  804. #define OMAP4430_HSDIVIDER_CLKOUT1_DIV_MASK (0x1f << 0)
  805. /*
  806. * Used by CM_DIV_M4_DPLL_CORE, CM_DIV_M4_DPLL_DDRPHY, CM_DIV_M4_DPLL_IVA,
  807. * CM_DIV_M4_DPLL_PER
  808. */
  809. #define OMAP4430_HSDIVIDER_CLKOUT1_DIVCHACK_SHIFT 5
  810. #define OMAP4430_HSDIVIDER_CLKOUT1_DIVCHACK_WIDTH 0x1
  811. #define OMAP4430_HSDIVIDER_CLKOUT1_DIVCHACK_MASK (1 << 5)
  812. /*
  813. * Used by CM_DIV_M4_DPLL_CORE, CM_DIV_M4_DPLL_DDRPHY, CM_DIV_M4_DPLL_IVA,
  814. * CM_DIV_M4_DPLL_PER
  815. */
  816. #define OMAP4430_HSDIVIDER_CLKOUT1_GATE_CTRL_SHIFT 8
  817. #define OMAP4430_HSDIVIDER_CLKOUT1_GATE_CTRL_WIDTH 0x1
  818. #define OMAP4430_HSDIVIDER_CLKOUT1_GATE_CTRL_MASK (1 << 8)
  819. /*
  820. * Used by CM_DIV_M4_DPLL_CORE, CM_DIV_M4_DPLL_DDRPHY, CM_DIV_M4_DPLL_IVA,
  821. * CM_DIV_M4_DPLL_PER
  822. */
  823. #define OMAP4430_HSDIVIDER_CLKOUT1_PWDN_SHIFT 12
  824. #define OMAP4430_HSDIVIDER_CLKOUT1_PWDN_WIDTH 0x1
  825. #define OMAP4430_HSDIVIDER_CLKOUT1_PWDN_MASK (1 << 12)
  826. /*
  827. * Used by CM_DIV_M5_DPLL_CORE, CM_DIV_M5_DPLL_DDRPHY, CM_DIV_M5_DPLL_IVA,
  828. * CM_DIV_M5_DPLL_PER
  829. */
  830. #define OMAP4430_HSDIVIDER_CLKOUT2_DIV_SHIFT 0
  831. #define OMAP4430_HSDIVIDER_CLKOUT2_DIV_WIDTH 0x5
  832. #define OMAP4430_HSDIVIDER_CLKOUT2_DIV_MASK (0x1f << 0)
  833. /*
  834. * Used by CM_DIV_M5_DPLL_CORE, CM_DIV_M5_DPLL_DDRPHY, CM_DIV_M5_DPLL_IVA,
  835. * CM_DIV_M5_DPLL_PER
  836. */
  837. #define OMAP4430_HSDIVIDER_CLKOUT2_DIVCHACK_SHIFT 5
  838. #define OMAP4430_HSDIVIDER_CLKOUT2_DIVCHACK_WIDTH 0x1
  839. #define OMAP4430_HSDIVIDER_CLKOUT2_DIVCHACK_MASK (1 << 5)
  840. /*
  841. * Used by CM_DIV_M5_DPLL_CORE, CM_DIV_M5_DPLL_DDRPHY, CM_DIV_M5_DPLL_IVA,
  842. * CM_DIV_M5_DPLL_PER
  843. */
  844. #define OMAP4430_HSDIVIDER_CLKOUT2_GATE_CTRL_SHIFT 8
  845. #define OMAP4430_HSDIVIDER_CLKOUT2_GATE_CTRL_WIDTH 0x1
  846. #define OMAP4430_HSDIVIDER_CLKOUT2_GATE_CTRL_MASK (1 << 8)
  847. /*
  848. * Used by CM_DIV_M5_DPLL_CORE, CM_DIV_M5_DPLL_DDRPHY, CM_DIV_M5_DPLL_IVA,
  849. * CM_DIV_M5_DPLL_PER
  850. */
  851. #define OMAP4430_HSDIVIDER_CLKOUT2_PWDN_SHIFT 12
  852. #define OMAP4430_HSDIVIDER_CLKOUT2_PWDN_WIDTH 0x1
  853. #define OMAP4430_HSDIVIDER_CLKOUT2_PWDN_MASK (1 << 12)
  854. /* Used by CM_DIV_M6_DPLL_CORE, CM_DIV_M6_DPLL_DDRPHY, CM_DIV_M6_DPLL_PER */
  855. #define OMAP4430_HSDIVIDER_CLKOUT3_DIV_SHIFT 0
  856. #define OMAP4430_HSDIVIDER_CLKOUT3_DIV_WIDTH 0x5
  857. #define OMAP4430_HSDIVIDER_CLKOUT3_DIV_MASK (0x1f << 0)
  858. /* Used by CM_DIV_M6_DPLL_CORE, CM_DIV_M6_DPLL_DDRPHY, CM_DIV_M6_DPLL_PER */
  859. #define OMAP4430_HSDIVIDER_CLKOUT3_DIVCHACK_SHIFT 5
  860. #define OMAP4430_HSDIVIDER_CLKOUT3_DIVCHACK_WIDTH 0x1
  861. #define OMAP4430_HSDIVIDER_CLKOUT3_DIVCHACK_MASK (1 << 5)
  862. /* Used by CM_DIV_M6_DPLL_CORE, CM_DIV_M6_DPLL_DDRPHY, CM_DIV_M6_DPLL_PER */
  863. #define OMAP4430_HSDIVIDER_CLKOUT3_GATE_CTRL_SHIFT 8
  864. #define OMAP4430_HSDIVIDER_CLKOUT3_GATE_CTRL_WIDTH 0x1
  865. #define OMAP4430_HSDIVIDER_CLKOUT3_GATE_CTRL_MASK (1 << 8)
  866. /* Used by CM_DIV_M6_DPLL_CORE, CM_DIV_M6_DPLL_DDRPHY, CM_DIV_M6_DPLL_PER */
  867. #define OMAP4430_HSDIVIDER_CLKOUT3_PWDN_SHIFT 12
  868. #define OMAP4430_HSDIVIDER_CLKOUT3_PWDN_WIDTH 0x1
  869. #define OMAP4430_HSDIVIDER_CLKOUT3_PWDN_MASK (1 << 12)
  870. /* Used by CM_DIV_M7_DPLL_CORE, CM_DIV_M7_DPLL_PER */
  871. #define OMAP4430_HSDIVIDER_CLKOUT4_DIV_SHIFT 0
  872. #define OMAP4430_HSDIVIDER_CLKOUT4_DIV_WIDTH 0x5
  873. #define OMAP4430_HSDIVIDER_CLKOUT4_DIV_MASK (0x1f << 0)
  874. /* Used by CM_DIV_M7_DPLL_CORE, CM_DIV_M7_DPLL_PER */
  875. #define OMAP4430_HSDIVIDER_CLKOUT4_DIVCHACK_SHIFT 5
  876. #define OMAP4430_HSDIVIDER_CLKOUT4_DIVCHACK_WIDTH 0x1
  877. #define OMAP4430_HSDIVIDER_CLKOUT4_DIVCHACK_MASK (1 << 5)
  878. /* Used by CM_DIV_M7_DPLL_CORE, CM_DIV_M7_DPLL_PER */
  879. #define OMAP4430_HSDIVIDER_CLKOUT4_GATE_CTRL_SHIFT 8
  880. #define OMAP4430_HSDIVIDER_CLKOUT4_GATE_CTRL_WIDTH 0x1
  881. #define OMAP4430_HSDIVIDER_CLKOUT4_GATE_CTRL_MASK (1 << 8)
  882. /* Used by CM_DIV_M7_DPLL_CORE, CM_DIV_M7_DPLL_PER */
  883. #define OMAP4430_HSDIVIDER_CLKOUT4_PWDN_SHIFT 12
  884. #define OMAP4430_HSDIVIDER_CLKOUT4_PWDN_WIDTH 0x1
  885. #define OMAP4430_HSDIVIDER_CLKOUT4_PWDN_MASK (1 << 12)
  886. /*
  887. * Used by CM1_ABE_AESS_CLKCTRL, CM1_ABE_DMIC_CLKCTRL, CM1_ABE_L4ABE_CLKCTRL,
  888. * CM1_ABE_MCASP_CLKCTRL, CM1_ABE_MCBSP1_CLKCTRL, CM1_ABE_MCBSP2_CLKCTRL,
  889. * CM1_ABE_MCBSP3_CLKCTRL, CM1_ABE_PDM_CLKCTRL, CM1_ABE_SLIMBUS_CLKCTRL,
  890. * CM1_ABE_TIMER5_CLKCTRL, CM1_ABE_TIMER6_CLKCTRL, CM1_ABE_TIMER7_CLKCTRL,
  891. * CM1_ABE_TIMER8_CLKCTRL, CM1_ABE_WDT3_CLKCTRL, CM_ALWON_SR_CORE_CLKCTRL,
  892. * CM_ALWON_SR_IVA_CLKCTRL, CM_ALWON_SR_MPU_CLKCTRL, CM_CAM_FDIF_CLKCTRL,
  893. * CM_CAM_ISS_CLKCTRL, CM_CEFUSE_CEFUSE_CLKCTRL, CM_CM1_PROFILING_CLKCTRL,
  894. * CM_CM2_PROFILING_CLKCTRL, CM_D2D_MODEM_ICR_CLKCTRL, CM_D2D_SAD2D_CLKCTRL,
  895. * CM_D2D_SAD2D_FW_CLKCTRL, CM_DSS_DSS_CLKCTRL, CM_DUCATI_DUCATI_CLKCTRL,
  896. * CM_EMU_DEBUGSS_CLKCTRL, CM_GFX_GFX_CLKCTRL, CM_IVAHD_IVAHD_CLKCTRL,
  897. * CM_IVAHD_SL2_CLKCTRL, CM_L3INIT_HSI_CLKCTRL, CM_L3INIT_MMC1_CLKCTRL,
  898. * CM_L3INIT_MMC2_CLKCTRL, CM_L3INIT_USBPHYOCP2SCP_CLKCTRL,
  899. * CM_L3INIT_USB_HOST_CLKCTRL, CM_L3INIT_USB_HOST_FS_CLKCTRL,
  900. * CM_L3INIT_USB_OTG_CLKCTRL, CM_L3INIT_USB_TLL_CLKCTRL,
  901. * CM_L3INSTR_L3_3_CLKCTRL, CM_L3INSTR_L3_INSTR_CLKCTRL,
  902. * CM_L3INSTR_OCP_WP1_CLKCTRL, CM_L3_1_L3_1_CLKCTRL, CM_L3_2_GPMC_CLKCTRL,
  903. * CM_L3_2_L3_2_CLKCTRL, CM_L3_2_OCMC_RAM_CLKCTRL, CM_L4CFG_HW_SEM_CLKCTRL,
  904. * CM_L4CFG_L4_CFG_CLKCTRL, CM_L4CFG_MAILBOX_CLKCTRL, CM_L4CFG_SAR_ROM_CLKCTRL,
  905. * CM_L4PER_DMTIMER10_CLKCTRL, CM_L4PER_DMTIMER11_CLKCTRL,
  906. * CM_L4PER_DMTIMER2_CLKCTRL, CM_L4PER_DMTIMER3_CLKCTRL,
  907. * CM_L4PER_DMTIMER4_CLKCTRL, CM_L4PER_DMTIMER9_CLKCTRL, CM_L4PER_ELM_CLKCTRL,
  908. * CM_L4PER_GPIO2_CLKCTRL, CM_L4PER_GPIO3_CLKCTRL, CM_L4PER_GPIO4_CLKCTRL,
  909. * CM_L4PER_GPIO5_CLKCTRL, CM_L4PER_GPIO6_CLKCTRL, CM_L4PER_HDQ1W_CLKCTRL,
  910. * CM_L4PER_I2C1_CLKCTRL, CM_L4PER_I2C2_CLKCTRL, CM_L4PER_I2C3_CLKCTRL,
  911. * CM_L4PER_I2C4_CLKCTRL, CM_L4PER_I2C5_CLKCTRL, CM_L4PER_L4PER_CLKCTRL,
  912. * CM_L4PER_MCBSP4_CLKCTRL, CM_L4PER_MCSPI1_CLKCTRL, CM_L4PER_MCSPI2_CLKCTRL,
  913. * CM_L4PER_MCSPI3_CLKCTRL, CM_L4PER_MCSPI4_CLKCTRL, CM_L4PER_MMCSD3_CLKCTRL,
  914. * CM_L4PER_MMCSD4_CLKCTRL, CM_L4PER_MMCSD5_CLKCTRL, CM_L4PER_SLIMBUS2_CLKCTRL,
  915. * CM_L4PER_UART1_CLKCTRL, CM_L4PER_UART2_CLKCTRL, CM_L4PER_UART3_CLKCTRL,
  916. * CM_L4PER_UART4_CLKCTRL, CM_L4SEC_AES1_CLKCTRL, CM_L4SEC_AES2_CLKCTRL,
  917. * CM_L4SEC_CRYPTODMA_CLKCTRL, CM_L4SEC_DES3DES_CLKCTRL,
  918. * CM_L4SEC_PKAEIP29_CLKCTRL, CM_L4SEC_RNG_CLKCTRL, CM_L4SEC_SHA2MD51_CLKCTRL,
  919. * CM_MEMIF_DMM_CLKCTRL, CM_MEMIF_EMIF_1_CLKCTRL, CM_MEMIF_EMIF_2_CLKCTRL,
  920. * CM_MEMIF_EMIF_FW_CLKCTRL, CM_MPU_MPU_CLKCTRL, CM_SDMA_SDMA_CLKCTRL,
  921. * CM_TESLA_TESLA_CLKCTRL, CM_WKUP_GPIO1_CLKCTRL, CM_WKUP_KEYBOARD_CLKCTRL,
  922. * CM_WKUP_L4WKUP_CLKCTRL, CM_WKUP_SARRAM_CLKCTRL, CM_WKUP_SYNCTIMER_CLKCTRL,
  923. * CM_WKUP_TIMER12_CLKCTRL, CM_WKUP_TIMER1_CLKCTRL, CM_WKUP_USIM_CLKCTRL,
  924. * CM_WKUP_WDT1_CLKCTRL, CM_WKUP_WDT2_CLKCTRL
  925. */
  926. #define OMAP4430_IDLEST_SHIFT 16
  927. #define OMAP4430_IDLEST_WIDTH 0x2
  928. #define OMAP4430_IDLEST_MASK (0x3 << 16)
  929. /* Used by CM_DUCATI_DYNAMICDEP, CM_L3_2_DYNAMICDEP, CM_L4CFG_DYNAMICDEP */
  930. #define OMAP4430_ISS_DYNDEP_SHIFT 9
  931. #define OMAP4430_ISS_DYNDEP_WIDTH 0x1
  932. #define OMAP4430_ISS_DYNDEP_MASK (1 << 9)
  933. /*
  934. * Used by CM_DUCATI_STATICDEP, CM_MPU_STATICDEP, CM_SDMA_STATICDEP,
  935. * CM_TESLA_STATICDEP
  936. */
  937. #define OMAP4430_ISS_STATDEP_SHIFT 9
  938. #define OMAP4430_ISS_STATDEP_WIDTH 0x1
  939. #define OMAP4430_ISS_STATDEP_MASK (1 << 9)
  940. /* Used by CM_L3_2_DYNAMICDEP, CM_TESLA_DYNAMICDEP */
  941. #define OMAP4430_IVAHD_DYNDEP_SHIFT 2
  942. #define OMAP4430_IVAHD_DYNDEP_WIDTH 0x1
  943. #define OMAP4430_IVAHD_DYNDEP_MASK (1 << 2)
  944. /*
  945. * Used by CM_CAM_STATICDEP, CM_D2D_STATICDEP, CM_DSS_STATICDEP,
  946. * CM_DUCATI_STATICDEP, CM_GFX_STATICDEP, CM_L3INIT_STATICDEP,
  947. * CM_MPU_STATICDEP, CM_SDMA_STATICDEP, CM_TESLA_STATICDEP
  948. */
  949. #define OMAP4430_IVAHD_STATDEP_SHIFT 2
  950. #define OMAP4430_IVAHD_STATDEP_WIDTH 0x1
  951. #define OMAP4430_IVAHD_STATDEP_MASK (1 << 2)
  952. /* Used by CM_L3_2_DYNAMICDEP, CM_L4CFG_DYNAMICDEP, CM_L4PER_DYNAMICDEP */
  953. #define OMAP4430_L3INIT_DYNDEP_SHIFT 7
  954. #define OMAP4430_L3INIT_DYNDEP_WIDTH 0x1
  955. #define OMAP4430_L3INIT_DYNDEP_MASK (1 << 7)
  956. /*
  957. * Used by CM_D2D_STATICDEP, CM_DUCATI_STATICDEP, CM_MPU_STATICDEP,
  958. * CM_SDMA_STATICDEP, CM_TESLA_STATICDEP
  959. */
  960. #define OMAP4430_L3INIT_STATDEP_SHIFT 7
  961. #define OMAP4430_L3INIT_STATDEP_WIDTH 0x1
  962. #define OMAP4430_L3INIT_STATDEP_MASK (1 << 7)
  963. /*
  964. * Used by CM_DSS_DYNAMICDEP, CM_L3INIT_DYNAMICDEP, CM_L3_2_DYNAMICDEP,
  965. * CM_L4CFG_DYNAMICDEP, CM_MPU_DYNAMICDEP, CM_TESLA_DYNAMICDEP
  966. */
  967. #define OMAP4430_L3_1_DYNDEP_SHIFT 5
  968. #define OMAP4430_L3_1_DYNDEP_WIDTH 0x1
  969. #define OMAP4430_L3_1_DYNDEP_MASK (1 << 5)
  970. /*
  971. * Used by CM_CAM_STATICDEP, CM_D2D_STATICDEP, CM_DSS_STATICDEP,
  972. * CM_DUCATI_STATICDEP, CM_GFX_STATICDEP, CM_IVAHD_STATICDEP,
  973. * CM_L3INIT_STATICDEP, CM_L4SEC_STATICDEP, CM_MPU_STATICDEP,
  974. * CM_SDMA_STATICDEP, CM_TESLA_STATICDEP
  975. */
  976. #define OMAP4430_L3_1_STATDEP_SHIFT 5
  977. #define OMAP4430_L3_1_STATDEP_WIDTH 0x1
  978. #define OMAP4430_L3_1_STATDEP_MASK (1 << 5)
  979. /*
  980. * Used by CM_CAM_DYNAMICDEP, CM_D2D_DYNAMICDEP, CM_DUCATI_DYNAMICDEP,
  981. * CM_EMU_DYNAMICDEP, CM_GFX_DYNAMICDEP, CM_IVAHD_DYNAMICDEP,
  982. * CM_L3INIT_DYNAMICDEP, CM_L3_1_DYNAMICDEP, CM_L4CFG_DYNAMICDEP,
  983. * CM_L4SEC_DYNAMICDEP, CM_SDMA_DYNAMICDEP
  984. */
  985. #define OMAP4430_L3_2_DYNDEP_SHIFT 6
  986. #define OMAP4430_L3_2_DYNDEP_WIDTH 0x1
  987. #define OMAP4430_L3_2_DYNDEP_MASK (1 << 6)
  988. /*
  989. * Used by CM_CAM_STATICDEP, CM_D2D_STATICDEP, CM_DSS_STATICDEP,
  990. * CM_DUCATI_STATICDEP, CM_GFX_STATICDEP, CM_IVAHD_STATICDEP,
  991. * CM_L3INIT_STATICDEP, CM_L4SEC_STATICDEP, CM_MPU_STATICDEP,
  992. * CM_SDMA_STATICDEP, CM_TESLA_STATICDEP
  993. */
  994. #define OMAP4430_L3_2_STATDEP_SHIFT 6
  995. #define OMAP4430_L3_2_STATDEP_WIDTH 0x1
  996. #define OMAP4430_L3_2_STATDEP_MASK (1 << 6)
  997. /* Used by CM_L3_1_DYNAMICDEP */
  998. #define OMAP4430_L4CFG_DYNDEP_SHIFT 12
  999. #define OMAP4430_L4CFG_DYNDEP_WIDTH 0x1
  1000. #define OMAP4430_L4CFG_DYNDEP_MASK (1 << 12)
  1001. /*
  1002. * Used by CM_D2D_STATICDEP, CM_DUCATI_STATICDEP, CM_L3INIT_STATICDEP,
  1003. * CM_MPU_STATICDEP, CM_SDMA_STATICDEP, CM_TESLA_STATICDEP
  1004. */
  1005. #define OMAP4430_L4CFG_STATDEP_SHIFT 12
  1006. #define OMAP4430_L4CFG_STATDEP_WIDTH 0x1
  1007. #define OMAP4430_L4CFG_STATDEP_MASK (1 << 12)
  1008. /* Used by CM_L3_2_DYNAMICDEP */
  1009. #define OMAP4430_L4PER_DYNDEP_SHIFT 13
  1010. #define OMAP4430_L4PER_DYNDEP_WIDTH 0x1
  1011. #define OMAP4430_L4PER_DYNDEP_MASK (1 << 13)
  1012. /*
  1013. * Used by CM_D2D_STATICDEP, CM_DUCATI_STATICDEP, CM_L3INIT_STATICDEP,
  1014. * CM_L4SEC_STATICDEP, CM_MPU_STATICDEP, CM_SDMA_STATICDEP, CM_TESLA_STATICDEP
  1015. */
  1016. #define OMAP4430_L4PER_STATDEP_SHIFT 13
  1017. #define OMAP4430_L4PER_STATDEP_WIDTH 0x1
  1018. #define OMAP4430_L4PER_STATDEP_MASK (1 << 13)
  1019. /* Used by CM_L3_2_DYNAMICDEP, CM_L4PER_DYNAMICDEP */
  1020. #define OMAP4430_L4SEC_DYNDEP_SHIFT 14
  1021. #define OMAP4430_L4SEC_DYNDEP_WIDTH 0x1
  1022. #define OMAP4430_L4SEC_DYNDEP_MASK (1 << 14)
  1023. /*
  1024. * Used by CM_DUCATI_STATICDEP, CM_L3INIT_STATICDEP, CM_MPU_STATICDEP,
  1025. * CM_SDMA_STATICDEP
  1026. */
  1027. #define OMAP4430_L4SEC_STATDEP_SHIFT 14
  1028. #define OMAP4430_L4SEC_STATDEP_WIDTH 0x1
  1029. #define OMAP4430_L4SEC_STATDEP_MASK (1 << 14)
  1030. /* Used by CM_L4CFG_DYNAMICDEP */
  1031. #define OMAP4430_L4WKUP_DYNDEP_SHIFT 15
  1032. #define OMAP4430_L4WKUP_DYNDEP_WIDTH 0x1
  1033. #define OMAP4430_L4WKUP_DYNDEP_MASK (1 << 15)
  1034. /*
  1035. * Used by CM_DUCATI_STATICDEP, CM_L3INIT_STATICDEP, CM_MPU_STATICDEP,
  1036. * CM_SDMA_STATICDEP, CM_TESLA_STATICDEP
  1037. */
  1038. #define OMAP4430_L4WKUP_STATDEP_SHIFT 15
  1039. #define OMAP4430_L4WKUP_STATDEP_WIDTH 0x1
  1040. #define OMAP4430_L4WKUP_STATDEP_MASK (1 << 15)
  1041. /*
  1042. * Used by CM_D2D_DYNAMICDEP, CM_L3_1_DYNAMICDEP, CM_L4CFG_DYNAMICDEP,
  1043. * CM_MPU_DYNAMICDEP
  1044. */
  1045. #define OMAP4430_MEMIF_DYNDEP_SHIFT 4
  1046. #define OMAP4430_MEMIF_DYNDEP_WIDTH 0x1
  1047. #define OMAP4430_MEMIF_DYNDEP_MASK (1 << 4)
  1048. /*
  1049. * Used by CM_CAM_STATICDEP, CM_D2D_STATICDEP, CM_DSS_STATICDEP,
  1050. * CM_DUCATI_STATICDEP, CM_GFX_STATICDEP, CM_IVAHD_STATICDEP,
  1051. * CM_L3INIT_STATICDEP, CM_L4SEC_STATICDEP, CM_MPU_STATICDEP,
  1052. * CM_SDMA_STATICDEP, CM_TESLA_STATICDEP
  1053. */
  1054. #define OMAP4430_MEMIF_STATDEP_SHIFT 4
  1055. #define OMAP4430_MEMIF_STATDEP_WIDTH 0x1
  1056. #define OMAP4430_MEMIF_STATDEP_MASK (1 << 4)
  1057. /*
  1058. * Used by CM_SSC_MODFREQDIV_DPLL_ABE, CM_SSC_MODFREQDIV_DPLL_CORE,
  1059. * CM_SSC_MODFREQDIV_DPLL_DDRPHY, CM_SSC_MODFREQDIV_DPLL_IVA,
  1060. * CM_SSC_MODFREQDIV_DPLL_MPU, CM_SSC_MODFREQDIV_DPLL_PER,
  1061. * CM_SSC_MODFREQDIV_DPLL_UNIPRO, CM_SSC_MODFREQDIV_DPLL_USB
  1062. */
  1063. #define OMAP4430_MODFREQDIV_EXPONENT_SHIFT 8
  1064. #define OMAP4430_MODFREQDIV_EXPONENT_WIDTH 0x3
  1065. #define OMAP4430_MODFREQDIV_EXPONENT_MASK (0x7 << 8)
  1066. /*
  1067. * Used by CM_SSC_MODFREQDIV_DPLL_ABE, CM_SSC_MODFREQDIV_DPLL_CORE,
  1068. * CM_SSC_MODFREQDIV_DPLL_DDRPHY, CM_SSC_MODFREQDIV_DPLL_IVA,
  1069. * CM_SSC_MODFREQDIV_DPLL_MPU, CM_SSC_MODFREQDIV_DPLL_PER,
  1070. * CM_SSC_MODFREQDIV_DPLL_UNIPRO, CM_SSC_MODFREQDIV_DPLL_USB
  1071. */
  1072. #define OMAP4430_MODFREQDIV_MANTISSA_SHIFT 0
  1073. #define OMAP4430_MODFREQDIV_MANTISSA_WIDTH 0x7
  1074. #define OMAP4430_MODFREQDIV_MANTISSA_MASK (0x7f << 0)
  1075. /*
  1076. * Used by CM1_ABE_AESS_CLKCTRL, CM1_ABE_DMIC_CLKCTRL, CM1_ABE_L4ABE_CLKCTRL,
  1077. * CM1_ABE_MCASP_CLKCTRL, CM1_ABE_MCBSP1_CLKCTRL, CM1_ABE_MCBSP2_CLKCTRL,
  1078. * CM1_ABE_MCBSP3_CLKCTRL, CM1_ABE_PDM_CLKCTRL, CM1_ABE_SLIMBUS_CLKCTRL,
  1079. * CM1_ABE_TIMER5_CLKCTRL, CM1_ABE_TIMER6_CLKCTRL, CM1_ABE_TIMER7_CLKCTRL,
  1080. * CM1_ABE_TIMER8_CLKCTRL, CM1_ABE_WDT3_CLKCTRL, CM_ALWON_SR_CORE_CLKCTRL,
  1081. * CM_ALWON_SR_IVA_CLKCTRL, CM_ALWON_SR_MPU_CLKCTRL, CM_CAM_FDIF_CLKCTRL,
  1082. * CM_CAM_ISS_CLKCTRL, CM_CEFUSE_CEFUSE_CLKCTRL, CM_CM1_PROFILING_CLKCTRL,
  1083. * CM_CM2_PROFILING_CLKCTRL, CM_D2D_MODEM_ICR_CLKCTRL, CM_D2D_SAD2D_CLKCTRL,
  1084. * CM_D2D_SAD2D_FW_CLKCTRL, CM_DSS_DSS_CLKCTRL, CM_DUCATI_DUCATI_CLKCTRL,
  1085. * CM_EMU_DEBUGSS_CLKCTRL, CM_GFX_GFX_CLKCTRL, CM_IVAHD_IVAHD_CLKCTRL,
  1086. * CM_IVAHD_SL2_CLKCTRL, CM_L3INIT_HSI_CLKCTRL, CM_L3INIT_MMC1_CLKCTRL,
  1087. * CM_L3INIT_MMC2_CLKCTRL, CM_L3INIT_USBPHYOCP2SCP_CLKCTRL,
  1088. * CM_L3INIT_USB_HOST_CLKCTRL, CM_L3INIT_USB_HOST_FS_CLKCTRL,
  1089. * CM_L3INIT_USB_OTG_CLKCTRL, CM_L3INIT_USB_TLL_CLKCTRL,
  1090. * CM_L3INSTR_L3_3_CLKCTRL, CM_L3INSTR_L3_INSTR_CLKCTRL,
  1091. * CM_L3INSTR_OCP_WP1_CLKCTRL, CM_L3_1_L3_1_CLKCTRL, CM_L3_2_GPMC_CLKCTRL,
  1092. * CM_L3_2_L3_2_CLKCTRL, CM_L3_2_OCMC_RAM_CLKCTRL, CM_L4CFG_HW_SEM_CLKCTRL,
  1093. * CM_L4CFG_L4_CFG_CLKCTRL, CM_L4CFG_MAILBOX_CLKCTRL, CM_L4CFG_SAR_ROM_CLKCTRL,
  1094. * CM_L4PER_DMTIMER10_CLKCTRL, CM_L4PER_DMTIMER11_CLKCTRL,
  1095. * CM_L4PER_DMTIMER2_CLKCTRL, CM_L4PER_DMTIMER3_CLKCTRL,
  1096. * CM_L4PER_DMTIMER4_CLKCTRL, CM_L4PER_DMTIMER9_CLKCTRL, CM_L4PER_ELM_CLKCTRL,
  1097. * CM_L4PER_GPIO2_CLKCTRL, CM_L4PER_GPIO3_CLKCTRL, CM_L4PER_GPIO4_CLKCTRL,
  1098. * CM_L4PER_GPIO5_CLKCTRL, CM_L4PER_GPIO6_CLKCTRL, CM_L4PER_HDQ1W_CLKCTRL,
  1099. * CM_L4PER_I2C1_CLKCTRL, CM_L4PER_I2C2_CLKCTRL, CM_L4PER_I2C3_CLKCTRL,
  1100. * CM_L4PER_I2C4_CLKCTRL, CM_L4PER_I2C5_CLKCTRL, CM_L4PER_L4PER_CLKCTRL,
  1101. * CM_L4PER_MCBSP4_CLKCTRL, CM_L4PER_MCSPI1_CLKCTRL, CM_L4PER_MCSPI2_CLKCTRL,
  1102. * CM_L4PER_MCSPI3_CLKCTRL, CM_L4PER_MCSPI4_CLKCTRL, CM_L4PER_MMCSD3_CLKCTRL,
  1103. * CM_L4PER_MMCSD4_CLKCTRL, CM_L4PER_MMCSD5_CLKCTRL, CM_L4PER_SLIMBUS2_CLKCTRL,
  1104. * CM_L4PER_UART1_CLKCTRL, CM_L4PER_UART2_CLKCTRL, CM_L4PER_UART3_CLKCTRL,
  1105. * CM_L4PER_UART4_CLKCTRL, CM_L4SEC_AES1_CLKCTRL, CM_L4SEC_AES2_CLKCTRL,
  1106. * CM_L4SEC_CRYPTODMA_CLKCTRL, CM_L4SEC_DES3DES_CLKCTRL,
  1107. * CM_L4SEC_PKAEIP29_CLKCTRL, CM_L4SEC_RNG_CLKCTRL, CM_L4SEC_SHA2MD51_CLKCTRL,
  1108. * CM_MEMIF_DMM_CLKCTRL, CM_MEMIF_EMIF_1_CLKCTRL, CM_MEMIF_EMIF_2_CLKCTRL,
  1109. * CM_MEMIF_EMIF_FW_CLKCTRL, CM_MPU_MPU_CLKCTRL, CM_SDMA_SDMA_CLKCTRL,
  1110. * CM_TESLA_TESLA_CLKCTRL, CM_WKUP_GPIO1_CLKCTRL, CM_WKUP_KEYBOARD_CLKCTRL,
  1111. * CM_WKUP_L4WKUP_CLKCTRL, CM_WKUP_SARRAM_CLKCTRL, CM_WKUP_SYNCTIMER_CLKCTRL,
  1112. * CM_WKUP_TIMER12_CLKCTRL, CM_WKUP_TIMER1_CLKCTRL, CM_WKUP_USIM_CLKCTRL,
  1113. * CM_WKUP_WDT1_CLKCTRL, CM_WKUP_WDT2_CLKCTRL
  1114. */
  1115. #define OMAP4430_MODULEMODE_SHIFT 0
  1116. #define OMAP4430_MODULEMODE_WIDTH 0x2
  1117. #define OMAP4430_MODULEMODE_MASK (0x3 << 0)
  1118. /* Used by CM_L4CFG_DYNAMICDEP */
  1119. #define OMAP4460_MPU_DYNDEP_SHIFT 19
  1120. #define OMAP4460_MPU_DYNDEP_WIDTH 0x1
  1121. #define OMAP4460_MPU_DYNDEP_MASK (1 << 19)
  1122. /* Used by CM_DSS_DSS_CLKCTRL */
  1123. #define OMAP4430_OPTFCLKEN_48MHZ_CLK_SHIFT 9
  1124. #define OMAP4430_OPTFCLKEN_48MHZ_CLK_WIDTH 0x1
  1125. #define OMAP4430_OPTFCLKEN_48MHZ_CLK_MASK (1 << 9)
  1126. /* Used by CM_WKUP_BANDGAP_CLKCTRL */
  1127. #define OMAP4430_OPTFCLKEN_BGAP_32K_SHIFT 8
  1128. #define OMAP4430_OPTFCLKEN_BGAP_32K_WIDTH 0x1
  1129. #define OMAP4430_OPTFCLKEN_BGAP_32K_MASK (1 << 8)
  1130. /* Used by CM_ALWON_USBPHY_CLKCTRL */
  1131. #define OMAP4430_OPTFCLKEN_CLK32K_SHIFT 8
  1132. #define OMAP4430_OPTFCLKEN_CLK32K_WIDTH 0x1
  1133. #define OMAP4430_OPTFCLKEN_CLK32K_MASK (1 << 8)
  1134. /* Used by CM_CAM_ISS_CLKCTRL */
  1135. #define OMAP4430_OPTFCLKEN_CTRLCLK_SHIFT 8
  1136. #define OMAP4430_OPTFCLKEN_CTRLCLK_WIDTH 0x1
  1137. #define OMAP4430_OPTFCLKEN_CTRLCLK_MASK (1 << 8)
  1138. /*
  1139. * Used by CM_L4PER_GPIO2_CLKCTRL, CM_L4PER_GPIO3_CLKCTRL,
  1140. * CM_L4PER_GPIO4_CLKCTRL, CM_L4PER_GPIO5_CLKCTRL, CM_L4PER_GPIO6_CLKCTRL,
  1141. * CM_WKUP_GPIO1_CLKCTRL
  1142. */
  1143. #define OMAP4430_OPTFCLKEN_DBCLK_SHIFT 8
  1144. #define OMAP4430_OPTFCLKEN_DBCLK_WIDTH 0x1
  1145. #define OMAP4430_OPTFCLKEN_DBCLK_MASK (1 << 8)
  1146. /* Used by CM_MEMIF_DLL_CLKCTRL, CM_MEMIF_DLL_H_CLKCTRL */
  1147. #define OMAP4430_OPTFCLKEN_DLL_CLK_SHIFT 8
  1148. #define OMAP4430_OPTFCLKEN_DLL_CLK_WIDTH 0x1
  1149. #define OMAP4430_OPTFCLKEN_DLL_CLK_MASK (1 << 8)
  1150. /* Used by CM_DSS_DSS_CLKCTRL */
  1151. #define OMAP4430_OPTFCLKEN_DSSCLK_SHIFT 8
  1152. #define OMAP4430_OPTFCLKEN_DSSCLK_WIDTH 0x1
  1153. #define OMAP4430_OPTFCLKEN_DSSCLK_MASK (1 << 8)
  1154. /* Used by CM_WKUP_USIM_CLKCTRL */
  1155. #define OMAP4430_OPTFCLKEN_FCLK_SHIFT 8
  1156. #define OMAP4430_OPTFCLKEN_FCLK_WIDTH 0x1
  1157. #define OMAP4430_OPTFCLKEN_FCLK_MASK (1 << 8)
  1158. /* Used by CM1_ABE_SLIMBUS_CLKCTRL */
  1159. #define OMAP4430_OPTFCLKEN_FCLK0_SHIFT 8
  1160. #define OMAP4430_OPTFCLKEN_FCLK0_WIDTH 0x1
  1161. #define OMAP4430_OPTFCLKEN_FCLK0_MASK (1 << 8)
  1162. /* Used by CM1_ABE_SLIMBUS_CLKCTRL */
  1163. #define OMAP4430_OPTFCLKEN_FCLK1_SHIFT 9
  1164. #define OMAP4430_OPTFCLKEN_FCLK1_WIDTH 0x1
  1165. #define OMAP4430_OPTFCLKEN_FCLK1_MASK (1 << 9)
  1166. /* Used by CM1_ABE_SLIMBUS_CLKCTRL */
  1167. #define OMAP4430_OPTFCLKEN_FCLK2_SHIFT 10
  1168. #define OMAP4430_OPTFCLKEN_FCLK2_WIDTH 0x1
  1169. #define OMAP4430_OPTFCLKEN_FCLK2_MASK (1 << 10)
  1170. /* Used by CM_L3INIT_USB_HOST_CLKCTRL */
  1171. #define OMAP4430_OPTFCLKEN_FUNC48MCLK_SHIFT 15
  1172. #define OMAP4430_OPTFCLKEN_FUNC48MCLK_WIDTH 0x1
  1173. #define OMAP4430_OPTFCLKEN_FUNC48MCLK_MASK (1 << 15)
  1174. /* Used by CM_L3INIT_USB_HOST_CLKCTRL */
  1175. #define OMAP4430_OPTFCLKEN_HSIC480M_P1_CLK_SHIFT 13
  1176. #define OMAP4430_OPTFCLKEN_HSIC480M_P1_CLK_WIDTH 0x1
  1177. #define OMAP4430_OPTFCLKEN_HSIC480M_P1_CLK_MASK (1 << 13)
  1178. /* Used by CM_L3INIT_USB_HOST_CLKCTRL */
  1179. #define OMAP4430_OPTFCLKEN_HSIC480M_P2_CLK_SHIFT 14
  1180. #define OMAP4430_OPTFCLKEN_HSIC480M_P2_CLK_WIDTH 0x1
  1181. #define OMAP4430_OPTFCLKEN_HSIC480M_P2_CLK_MASK (1 << 14)
  1182. /* Used by CM_L3INIT_USB_HOST_CLKCTRL */
  1183. #define OMAP4430_OPTFCLKEN_HSIC60M_P1_CLK_SHIFT 11
  1184. #define OMAP4430_OPTFCLKEN_HSIC60M_P1_CLK_WIDTH 0x1
  1185. #define OMAP4430_OPTFCLKEN_HSIC60M_P1_CLK_MASK (1 << 11)
  1186. /* Used by CM_L3INIT_USB_HOST_CLKCTRL */
  1187. #define OMAP4430_OPTFCLKEN_HSIC60M_P2_CLK_SHIFT 12
  1188. #define OMAP4430_OPTFCLKEN_HSIC60M_P2_CLK_WIDTH 0x1
  1189. #define OMAP4430_OPTFCLKEN_HSIC60M_P2_CLK_MASK (1 << 12)
  1190. /* Used by CM_L4PER_SLIMBUS2_CLKCTRL */
  1191. #define OMAP4430_OPTFCLKEN_PER24MC_GFCLK_SHIFT 8
  1192. #define OMAP4430_OPTFCLKEN_PER24MC_GFCLK_WIDTH 0x1
  1193. #define OMAP4430_OPTFCLKEN_PER24MC_GFCLK_MASK (1 << 8)
  1194. /* Used by CM_L4PER_SLIMBUS2_CLKCTRL */
  1195. #define OMAP4430_OPTFCLKEN_PERABE24M_GFCLK_SHIFT 9
  1196. #define OMAP4430_OPTFCLKEN_PERABE24M_GFCLK_WIDTH 0x1
  1197. #define OMAP4430_OPTFCLKEN_PERABE24M_GFCLK_MASK (1 << 9)
  1198. /* Used by CM_L3INIT_USBPHYOCP2SCP_CLKCTRL */
  1199. #define OMAP4430_OPTFCLKEN_PHY_48M_SHIFT 8
  1200. #define OMAP4430_OPTFCLKEN_PHY_48M_WIDTH 0x1
  1201. #define OMAP4430_OPTFCLKEN_PHY_48M_MASK (1 << 8)
  1202. /* Used by CM_L4PER_SLIMBUS2_CLKCTRL */
  1203. #define OMAP4430_OPTFCLKEN_SLIMBUS_CLK_SHIFT 10
  1204. #define OMAP4430_OPTFCLKEN_SLIMBUS_CLK_WIDTH 0x1
  1205. #define OMAP4430_OPTFCLKEN_SLIMBUS_CLK_MASK (1 << 10)
  1206. /* Renamed from OPTFCLKEN_SLIMBUS_CLK Used by CM1_ABE_SLIMBUS_CLKCTRL */
  1207. #define OMAP4430_OPTFCLKEN_SLIMBUS_CLK_11_11_SHIFT 11
  1208. #define OMAP4430_OPTFCLKEN_SLIMBUS_CLK_11_11_WIDTH 0x1
  1209. #define OMAP4430_OPTFCLKEN_SLIMBUS_CLK_11_11_MASK (1 << 11)
  1210. /* Used by CM_DSS_DSS_CLKCTRL */
  1211. #define OMAP4430_OPTFCLKEN_SYS_CLK_SHIFT 10
  1212. #define OMAP4430_OPTFCLKEN_SYS_CLK_WIDTH 0x1
  1213. #define OMAP4430_OPTFCLKEN_SYS_CLK_MASK (1 << 10)
  1214. /* Used by CM_WKUP_BANDGAP_CLKCTRL */
  1215. #define OMAP4460_OPTFCLKEN_TS_FCLK_SHIFT 8
  1216. #define OMAP4460_OPTFCLKEN_TS_FCLK_WIDTH 0x1
  1217. #define OMAP4460_OPTFCLKEN_TS_FCLK_MASK (1 << 8)
  1218. /* Used by CM_DSS_DSS_CLKCTRL */
  1219. #define OMAP4430_OPTFCLKEN_TV_CLK_SHIFT 11
  1220. #define OMAP4430_OPTFCLKEN_TV_CLK_WIDTH 0x1
  1221. #define OMAP4430_OPTFCLKEN_TV_CLK_MASK (1 << 11)
  1222. /* Used by CM_L3INIT_UNIPRO1_CLKCTRL */
  1223. #define OMAP4430_OPTFCLKEN_TXPHYCLK_SHIFT 8
  1224. #define OMAP4430_OPTFCLKEN_TXPHYCLK_WIDTH 0x1
  1225. #define OMAP4430_OPTFCLKEN_TXPHYCLK_MASK (1 << 8)
  1226. /* Used by CM_L3INIT_USB_TLL_CLKCTRL */
  1227. #define OMAP4430_OPTFCLKEN_USB_CH0_CLK_SHIFT 8
  1228. #define OMAP4430_OPTFCLKEN_USB_CH0_CLK_WIDTH 0x1
  1229. #define OMAP4430_OPTFCLKEN_USB_CH0_CLK_MASK (1 << 8)
  1230. /* Used by CM_L3INIT_USB_TLL_CLKCTRL */
  1231. #define OMAP4430_OPTFCLKEN_USB_CH1_CLK_SHIFT 9
  1232. #define OMAP4430_OPTFCLKEN_USB_CH1_CLK_WIDTH 0x1
  1233. #define OMAP4430_OPTFCLKEN_USB_CH1_CLK_MASK (1 << 9)
  1234. /* Used by CM_L3INIT_USB_TLL_CLKCTRL */
  1235. #define OMAP4430_OPTFCLKEN_USB_CH2_CLK_SHIFT 10
  1236. #define OMAP4430_OPTFCLKEN_USB_CH2_CLK_WIDTH 0x1
  1237. #define OMAP4430_OPTFCLKEN_USB_CH2_CLK_MASK (1 << 10)
  1238. /* Used by CM_L3INIT_USB_HOST_CLKCTRL */
  1239. #define OMAP4430_OPTFCLKEN_UTMI_P1_CLK_SHIFT 8
  1240. #define OMAP4430_OPTFCLKEN_UTMI_P1_CLK_WIDTH 0x1
  1241. #define OMAP4430_OPTFCLKEN_UTMI_P1_CLK_MASK (1 << 8)
  1242. /* Used by CM_L3INIT_USB_HOST_CLKCTRL */
  1243. #define OMAP4430_OPTFCLKEN_UTMI_P2_CLK_SHIFT 9
  1244. #define OMAP4430_OPTFCLKEN_UTMI_P2_CLK_WIDTH 0x1
  1245. #define OMAP4430_OPTFCLKEN_UTMI_P2_CLK_MASK (1 << 9)
  1246. /* Used by CM_L3INIT_USB_HOST_CLKCTRL */
  1247. #define OMAP4430_OPTFCLKEN_UTMI_P3_CLK_SHIFT 10
  1248. #define OMAP4430_OPTFCLKEN_UTMI_P3_CLK_WIDTH 0x1
  1249. #define OMAP4430_OPTFCLKEN_UTMI_P3_CLK_MASK (1 << 10)
  1250. /* Used by CM_L3INIT_USB_OTG_CLKCTRL */
  1251. #define OMAP4430_OPTFCLKEN_XCLK_SHIFT 8
  1252. #define OMAP4430_OPTFCLKEN_XCLK_WIDTH 0x1
  1253. #define OMAP4430_OPTFCLKEN_XCLK_MASK (1 << 8)
  1254. /* Used by CM_EMU_OVERRIDE_DPLL_CORE */
  1255. #define OMAP4430_OVERRIDE_ENABLE_SHIFT 19
  1256. #define OMAP4430_OVERRIDE_ENABLE_WIDTH 0x1
  1257. #define OMAP4430_OVERRIDE_ENABLE_MASK (1 << 19)
  1258. /* Used by CM_CLKSEL_ABE */
  1259. #define OMAP4430_PAD_CLKS_GATE_SHIFT 8
  1260. #define OMAP4430_PAD_CLKS_GATE_WIDTH 0x1
  1261. #define OMAP4430_PAD_CLKS_GATE_MASK (1 << 8)
  1262. /* Used by CM_CORE_DVFS_CURRENT, CM_IVA_DVFS_CURRENT */
  1263. #define OMAP4430_PERF_CURRENT_SHIFT 0
  1264. #define OMAP4430_PERF_CURRENT_WIDTH 0x8
  1265. #define OMAP4430_PERF_CURRENT_MASK (0xff << 0)
  1266. /*
  1267. * Used by CM_CORE_DVFS_PERF1, CM_CORE_DVFS_PERF2, CM_CORE_DVFS_PERF3,
  1268. * CM_CORE_DVFS_PERF4, CM_IVA_DVFS_PERF_ABE, CM_IVA_DVFS_PERF_IVAHD,
  1269. * CM_IVA_DVFS_PERF_TESLA
  1270. */
  1271. #define OMAP4430_PERF_REQ_SHIFT 0
  1272. #define OMAP4430_PERF_REQ_WIDTH 0x8
  1273. #define OMAP4430_PERF_REQ_MASK (0xff << 0)
  1274. /* Used by CM_RESTORE_ST */
  1275. #define OMAP4430_PHASE1_COMPLETED_SHIFT 0
  1276. #define OMAP4430_PHASE1_COMPLETED_WIDTH 0x1
  1277. #define OMAP4430_PHASE1_COMPLETED_MASK (1 << 0)
  1278. /* Used by CM_RESTORE_ST */
  1279. #define OMAP4430_PHASE2A_COMPLETED_SHIFT 1
  1280. #define OMAP4430_PHASE2A_COMPLETED_WIDTH 0x1
  1281. #define OMAP4430_PHASE2A_COMPLETED_MASK (1 << 1)
  1282. /* Used by CM_RESTORE_ST */
  1283. #define OMAP4430_PHASE2B_COMPLETED_SHIFT 2
  1284. #define OMAP4430_PHASE2B_COMPLETED_WIDTH 0x1
  1285. #define OMAP4430_PHASE2B_COMPLETED_MASK (1 << 2)
  1286. /* Used by CM_EMU_DEBUGSS_CLKCTRL */
  1287. #define OMAP4430_PMD_STM_MUX_CTRL_SHIFT 20
  1288. #define OMAP4430_PMD_STM_MUX_CTRL_WIDTH 0x2
  1289. #define OMAP4430_PMD_STM_MUX_CTRL_MASK (0x3 << 20)
  1290. /* Used by CM_EMU_DEBUGSS_CLKCTRL */
  1291. #define OMAP4430_PMD_TRACE_MUX_CTRL_SHIFT 22
  1292. #define OMAP4430_PMD_TRACE_MUX_CTRL_WIDTH 0x2
  1293. #define OMAP4430_PMD_TRACE_MUX_CTRL_MASK (0x3 << 22)
  1294. /* Used by CM_DYN_DEP_PRESCAL */
  1295. #define OMAP4430_PRESCAL_SHIFT 0
  1296. #define OMAP4430_PRESCAL_WIDTH 0x6
  1297. #define OMAP4430_PRESCAL_MASK (0x3f << 0)
  1298. /* Used by REVISION_CM1, REVISION_CM2 */
  1299. #define OMAP4430_R_RTL_SHIFT 11
  1300. #define OMAP4430_R_RTL_WIDTH 0x5
  1301. #define OMAP4430_R_RTL_MASK (0x1f << 11)
  1302. /* Used by CM_L3INIT_USB_HOST_CLKCTRL, CM_L3INIT_USB_TLL_CLKCTRL */
  1303. #define OMAP4430_SAR_MODE_SHIFT 4
  1304. #define OMAP4430_SAR_MODE_WIDTH 0x1
  1305. #define OMAP4430_SAR_MODE_MASK (1 << 4)
  1306. /* Used by CM_SCALE_FCLK */
  1307. #define OMAP4430_SCALE_FCLK_SHIFT 0
  1308. #define OMAP4430_SCALE_FCLK_WIDTH 0x1
  1309. #define OMAP4430_SCALE_FCLK_MASK (1 << 0)
  1310. /* Used by REVISION_CM1, REVISION_CM2 */
  1311. #define OMAP4430_SCHEME_SHIFT 30
  1312. #define OMAP4430_SCHEME_WIDTH 0x2
  1313. #define OMAP4430_SCHEME_MASK (0x3 << 30)
  1314. /* Used by CM_L4CFG_DYNAMICDEP */
  1315. #define OMAP4430_SDMA_DYNDEP_SHIFT 11
  1316. #define OMAP4430_SDMA_DYNDEP_WIDTH 0x1
  1317. #define OMAP4430_SDMA_DYNDEP_MASK (1 << 11)
  1318. /* Used by CM_DUCATI_STATICDEP, CM_MPU_STATICDEP */
  1319. #define OMAP4430_SDMA_STATDEP_SHIFT 11
  1320. #define OMAP4430_SDMA_STATDEP_WIDTH 0x1
  1321. #define OMAP4430_SDMA_STATDEP_MASK (1 << 11)
  1322. /* Used by CM_CLKSEL_ABE */
  1323. #define OMAP4430_SLIMBUS_CLK_GATE_SHIFT 10
  1324. #define OMAP4430_SLIMBUS_CLK_GATE_WIDTH 0x1
  1325. #define OMAP4430_SLIMBUS_CLK_GATE_MASK (1 << 10)
  1326. /*
  1327. * Used by CM1_ABE_AESS_CLKCTRL, CM_CAM_FDIF_CLKCTRL, CM_CAM_ISS_CLKCTRL,
  1328. * CM_D2D_SAD2D_CLKCTRL, CM_DSS_DSS_CLKCTRL, CM_DUCATI_DUCATI_CLKCTRL,
  1329. * CM_EMU_DEBUGSS_CLKCTRL, CM_GFX_GFX_CLKCTRL, CM_IVAHD_IVAHD_CLKCTRL,
  1330. * CM_L3INIT_HSI_CLKCTRL, CM_L3INIT_MMC1_CLKCTRL, CM_L3INIT_MMC2_CLKCTRL,
  1331. * CM_L3INIT_USB_HOST_CLKCTRL, CM_L3INIT_USB_HOST_FS_CLKCTRL,
  1332. * CM_L3INIT_USB_OTG_CLKCTRL, CM_L4SEC_CRYPTODMA_CLKCTRL, CM_MPU_MPU_CLKCTRL,
  1333. * CM_SDMA_SDMA_CLKCTRL, CM_TESLA_TESLA_CLKCTRL
  1334. */
  1335. #define OMAP4430_STBYST_SHIFT 18
  1336. #define OMAP4430_STBYST_WIDTH 0x1
  1337. #define OMAP4430_STBYST_MASK (1 << 18)
  1338. /*
  1339. * Used by CM_IDLEST_DPLL_ABE, CM_IDLEST_DPLL_CORE, CM_IDLEST_DPLL_DDRPHY,
  1340. * CM_IDLEST_DPLL_IVA, CM_IDLEST_DPLL_MPU, CM_IDLEST_DPLL_PER,
  1341. * CM_IDLEST_DPLL_UNIPRO, CM_IDLEST_DPLL_USB
  1342. */
  1343. #define OMAP4430_ST_DPLL_CLK_SHIFT 0
  1344. #define OMAP4430_ST_DPLL_CLK_WIDTH 0x1
  1345. #define OMAP4430_ST_DPLL_CLK_MASK (1 << 0)
  1346. /* Used by CM_CLKDCOLDO_DPLL_USB */
  1347. #define OMAP4430_ST_DPLL_CLKDCOLDO_SHIFT 9
  1348. #define OMAP4430_ST_DPLL_CLKDCOLDO_WIDTH 0x1
  1349. #define OMAP4430_ST_DPLL_CLKDCOLDO_MASK (1 << 9)
  1350. /*
  1351. * Used by CM_DIV_M2_DPLL_ABE, CM_DIV_M2_DPLL_CORE, CM_DIV_M2_DPLL_DDRPHY,
  1352. * CM_DIV_M2_DPLL_MPU, CM_DIV_M2_DPLL_PER, CM_DIV_M2_DPLL_USB
  1353. */
  1354. #define OMAP4430_ST_DPLL_CLKOUT_SHIFT 9
  1355. #define OMAP4430_ST_DPLL_CLKOUT_WIDTH 0x1
  1356. #define OMAP4430_ST_DPLL_CLKOUT_MASK (1 << 9)
  1357. /* Used by CM_DIV_M3_DPLL_ABE, CM_DIV_M3_DPLL_CORE, CM_DIV_M3_DPLL_PER */
  1358. #define OMAP4430_ST_DPLL_CLKOUTHIF_SHIFT 9
  1359. #define OMAP4430_ST_DPLL_CLKOUTHIF_WIDTH 0x1
  1360. #define OMAP4430_ST_DPLL_CLKOUTHIF_MASK (1 << 9)
  1361. /* Used by CM_DIV_M2_DPLL_ABE, CM_DIV_M2_DPLL_PER, CM_DIV_M2_DPLL_UNIPRO */
  1362. #define OMAP4430_ST_DPLL_CLKOUTX2_SHIFT 11
  1363. #define OMAP4430_ST_DPLL_CLKOUTX2_WIDTH 0x1
  1364. #define OMAP4430_ST_DPLL_CLKOUTX2_MASK (1 << 11)
  1365. /*
  1366. * Used by CM_DIV_M4_DPLL_CORE, CM_DIV_M4_DPLL_DDRPHY, CM_DIV_M4_DPLL_IVA,
  1367. * CM_DIV_M4_DPLL_PER
  1368. */
  1369. #define OMAP4430_ST_HSDIVIDER_CLKOUT1_SHIFT 9
  1370. #define OMAP4430_ST_HSDIVIDER_CLKOUT1_WIDTH 0x1
  1371. #define OMAP4430_ST_HSDIVIDER_CLKOUT1_MASK (1 << 9)
  1372. /*
  1373. * Used by CM_DIV_M5_DPLL_CORE, CM_DIV_M5_DPLL_DDRPHY, CM_DIV_M5_DPLL_IVA,
  1374. * CM_DIV_M5_DPLL_PER
  1375. */
  1376. #define OMAP4430_ST_HSDIVIDER_CLKOUT2_SHIFT 9
  1377. #define OMAP4430_ST_HSDIVIDER_CLKOUT2_WIDTH 0x1
  1378. #define OMAP4430_ST_HSDIVIDER_CLKOUT2_MASK (1 << 9)
  1379. /* Used by CM_DIV_M6_DPLL_CORE, CM_DIV_M6_DPLL_DDRPHY, CM_DIV_M6_DPLL_PER */
  1380. #define OMAP4430_ST_HSDIVIDER_CLKOUT3_SHIFT 9
  1381. #define OMAP4430_ST_HSDIVIDER_CLKOUT3_WIDTH 0x1
  1382. #define OMAP4430_ST_HSDIVIDER_CLKOUT3_MASK (1 << 9)
  1383. /* Used by CM_DIV_M7_DPLL_CORE, CM_DIV_M7_DPLL_PER */
  1384. #define OMAP4430_ST_HSDIVIDER_CLKOUT4_SHIFT 9
  1385. #define OMAP4430_ST_HSDIVIDER_CLKOUT4_WIDTH 0x1
  1386. #define OMAP4430_ST_HSDIVIDER_CLKOUT4_MASK (1 << 9)
  1387. /*
  1388. * Used by CM_IDLEST_DPLL_ABE, CM_IDLEST_DPLL_CORE, CM_IDLEST_DPLL_DDRPHY,
  1389. * CM_IDLEST_DPLL_IVA, CM_IDLEST_DPLL_MPU, CM_IDLEST_DPLL_PER,
  1390. * CM_IDLEST_DPLL_UNIPRO, CM_IDLEST_DPLL_USB
  1391. */
  1392. #define OMAP4430_ST_MN_BYPASS_SHIFT 8
  1393. #define OMAP4430_ST_MN_BYPASS_WIDTH 0x1
  1394. #define OMAP4430_ST_MN_BYPASS_MASK (1 << 8)
  1395. /* Used by CM_SYS_CLKSEL */
  1396. #define OMAP4430_SYS_CLKSEL_SHIFT 0
  1397. #define OMAP4430_SYS_CLKSEL_WIDTH 0x3
  1398. #define OMAP4430_SYS_CLKSEL_MASK (0x7 << 0)
  1399. /* Used by CM_L4CFG_DYNAMICDEP */
  1400. #define OMAP4430_TESLA_DYNDEP_SHIFT 1
  1401. #define OMAP4430_TESLA_DYNDEP_WIDTH 0x1
  1402. #define OMAP4430_TESLA_DYNDEP_MASK (1 << 1)
  1403. /* Used by CM_DUCATI_STATICDEP, CM_MPU_STATICDEP */
  1404. #define OMAP4430_TESLA_STATDEP_SHIFT 1
  1405. #define OMAP4430_TESLA_STATDEP_WIDTH 0x1
  1406. #define OMAP4430_TESLA_STATDEP_MASK (1 << 1)
  1407. /*
  1408. * Used by CM_D2D_DYNAMICDEP, CM_DUCATI_DYNAMICDEP, CM_EMU_DYNAMICDEP,
  1409. * CM_L3_1_DYNAMICDEP, CM_L3_2_DYNAMICDEP, CM_L4CFG_DYNAMICDEP,
  1410. * CM_L4PER_DYNAMICDEP, CM_MPU_DYNAMICDEP, CM_TESLA_DYNAMICDEP
  1411. */
  1412. #define OMAP4430_WINDOWSIZE_SHIFT 24
  1413. #define OMAP4430_WINDOWSIZE_WIDTH 0x4
  1414. #define OMAP4430_WINDOWSIZE_MASK (0xf << 24)
  1415. /* Used by REVISION_CM1, REVISION_CM2 */
  1416. #define OMAP4430_X_MAJOR_SHIFT 8
  1417. #define OMAP4430_X_MAJOR_WIDTH 0x3
  1418. #define OMAP4430_X_MAJOR_MASK (0x7 << 8)
  1419. /* Used by REVISION_CM1, REVISION_CM2 */
  1420. #define OMAP4430_Y_MINOR_SHIFT 0
  1421. #define OMAP4430_Y_MINOR_WIDTH 0x6
  1422. #define OMAP4430_Y_MINOR_MASK (0x3f << 0)
  1423. #endif