irqs.h 8.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268
  1. /*
  2. * arch/arm/plat-omap/include/mach/irqs.h
  3. *
  4. * Copyright (C) Greg Lonnon 2001
  5. * Updated for OMAP-1610 by Tony Lindgren <tony@atomide.com>
  6. *
  7. * Copyright (C) 2009 Texas Instruments
  8. * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License as published by
  12. * the Free Software Foundation; either version 2 of the License, or
  13. * (at your option) any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  23. *
  24. * NOTE: The interrupt vectors for the OMAP-1509, OMAP-1510, and OMAP-1610
  25. * are different.
  26. */
  27. #ifndef __ASM_ARCH_OMAP15XX_IRQS_H
  28. #define __ASM_ARCH_OMAP15XX_IRQS_H
  29. /*
  30. * IRQ numbers for interrupt handler 1
  31. *
  32. * NOTE: See also the OMAP-1510 and 1610 specific IRQ numbers below
  33. *
  34. */
  35. #define INT_CAMERA 1
  36. #define INT_FIQ 3
  37. #define INT_RTDX 6
  38. #define INT_DSP_MMU_ABORT 7
  39. #define INT_HOST 8
  40. #define INT_ABORT 9
  41. #define INT_BRIDGE_PRIV 13
  42. #define INT_GPIO_BANK1 14
  43. #define INT_UART3 15
  44. #define INT_TIMER3 16
  45. #define INT_DMA_CH0_6 19
  46. #define INT_DMA_CH1_7 20
  47. #define INT_DMA_CH2_8 21
  48. #define INT_DMA_CH3 22
  49. #define INT_DMA_CH4 23
  50. #define INT_DMA_CH5 24
  51. #define INT_TIMER1 26
  52. #define INT_WD_TIMER 27
  53. #define INT_BRIDGE_PUB 28
  54. #define INT_TIMER2 30
  55. #define INT_LCD_CTRL 31
  56. /*
  57. * OMAP-1510 specific IRQ numbers for interrupt handler 1
  58. */
  59. #define INT_1510_IH2_IRQ 0
  60. #define INT_1510_RES2 2
  61. #define INT_1510_SPI_TX 4
  62. #define INT_1510_SPI_RX 5
  63. #define INT_1510_DSP_MAILBOX1 10
  64. #define INT_1510_DSP_MAILBOX2 11
  65. #define INT_1510_RES12 12
  66. #define INT_1510_LB_MMU 17
  67. #define INT_1510_RES18 18
  68. #define INT_1510_LOCAL_BUS 29
  69. /*
  70. * OMAP-1610 specific IRQ numbers for interrupt handler 1
  71. */
  72. #define INT_1610_IH2_IRQ INT_1510_IH2_IRQ
  73. #define INT_1610_IH2_FIQ 2
  74. #define INT_1610_McBSP2_TX 4
  75. #define INT_1610_McBSP2_RX 5
  76. #define INT_1610_DSP_MAILBOX1 10
  77. #define INT_1610_DSP_MAILBOX2 11
  78. #define INT_1610_LCD_LINE 12
  79. #define INT_1610_GPTIMER1 17
  80. #define INT_1610_GPTIMER2 18
  81. #define INT_1610_SSR_FIFO_0 29
  82. /*
  83. * OMAP-7xx specific IRQ numbers for interrupt handler 1
  84. */
  85. #define INT_7XX_IH2_FIQ 0
  86. #define INT_7XX_IH2_IRQ 1
  87. #define INT_7XX_USB_NON_ISO 2
  88. #define INT_7XX_USB_ISO 3
  89. #define INT_7XX_ICR 4
  90. #define INT_7XX_EAC 5
  91. #define INT_7XX_GPIO_BANK1 6
  92. #define INT_7XX_GPIO_BANK2 7
  93. #define INT_7XX_GPIO_BANK3 8
  94. #define INT_7XX_McBSP2TX 10
  95. #define INT_7XX_McBSP2RX 11
  96. #define INT_7XX_McBSP2RX_OVF 12
  97. #define INT_7XX_LCD_LINE 14
  98. #define INT_7XX_GSM_PROTECT 15
  99. #define INT_7XX_TIMER3 16
  100. #define INT_7XX_GPIO_BANK5 17
  101. #define INT_7XX_GPIO_BANK6 18
  102. #define INT_7XX_SPGIO_WR 29
  103. /*
  104. * IRQ numbers for interrupt handler 2
  105. *
  106. * NOTE: See also the OMAP-1510 and 1610 specific IRQ numbers below
  107. */
  108. #define IH2_BASE 32
  109. #define INT_KEYBOARD (1 + IH2_BASE)
  110. #define INT_uWireTX (2 + IH2_BASE)
  111. #define INT_uWireRX (3 + IH2_BASE)
  112. #define INT_I2C (4 + IH2_BASE)
  113. #define INT_MPUIO (5 + IH2_BASE)
  114. #define INT_USB_HHC_1 (6 + IH2_BASE)
  115. #define INT_McBSP3TX (10 + IH2_BASE)
  116. #define INT_McBSP3RX (11 + IH2_BASE)
  117. #define INT_McBSP1TX (12 + IH2_BASE)
  118. #define INT_McBSP1RX (13 + IH2_BASE)
  119. #define INT_UART1 (14 + IH2_BASE)
  120. #define INT_UART2 (15 + IH2_BASE)
  121. #define INT_BT_MCSI1TX (16 + IH2_BASE)
  122. #define INT_BT_MCSI1RX (17 + IH2_BASE)
  123. #define INT_SOSSI_MATCH (19 + IH2_BASE)
  124. #define INT_USB_W2FC (20 + IH2_BASE)
  125. #define INT_1WIRE (21 + IH2_BASE)
  126. #define INT_OS_TIMER (22 + IH2_BASE)
  127. #define INT_MMC (23 + IH2_BASE)
  128. #define INT_GAUGE_32K (24 + IH2_BASE)
  129. #define INT_RTC_TIMER (25 + IH2_BASE)
  130. #define INT_RTC_ALARM (26 + IH2_BASE)
  131. #define INT_MEM_STICK (27 + IH2_BASE)
  132. /*
  133. * OMAP-1510 specific IRQ numbers for interrupt handler 2
  134. */
  135. #define INT_1510_DSP_MMU (28 + IH2_BASE)
  136. #define INT_1510_COM_SPI_RO (31 + IH2_BASE)
  137. /*
  138. * OMAP-1610 specific IRQ numbers for interrupt handler 2
  139. */
  140. #define INT_1610_FAC (0 + IH2_BASE)
  141. #define INT_1610_USB_HHC_2 (7 + IH2_BASE)
  142. #define INT_1610_USB_OTG (8 + IH2_BASE)
  143. #define INT_1610_SoSSI (9 + IH2_BASE)
  144. #define INT_1610_SoSSI_MATCH (19 + IH2_BASE)
  145. #define INT_1610_DSP_MMU (28 + IH2_BASE)
  146. #define INT_1610_McBSP2RX_OF (31 + IH2_BASE)
  147. #define INT_1610_STI (32 + IH2_BASE)
  148. #define INT_1610_STI_WAKEUP (33 + IH2_BASE)
  149. #define INT_1610_GPTIMER3 (34 + IH2_BASE)
  150. #define INT_1610_GPTIMER4 (35 + IH2_BASE)
  151. #define INT_1610_GPTIMER5 (36 + IH2_BASE)
  152. #define INT_1610_GPTIMER6 (37 + IH2_BASE)
  153. #define INT_1610_GPTIMER7 (38 + IH2_BASE)
  154. #define INT_1610_GPTIMER8 (39 + IH2_BASE)
  155. #define INT_1610_GPIO_BANK2 (40 + IH2_BASE)
  156. #define INT_1610_GPIO_BANK3 (41 + IH2_BASE)
  157. #define INT_1610_MMC2 (42 + IH2_BASE)
  158. #define INT_1610_CF (43 + IH2_BASE)
  159. #define INT_1610_WAKE_UP_REQ (46 + IH2_BASE)
  160. #define INT_1610_GPIO_BANK4 (48 + IH2_BASE)
  161. #define INT_1610_SPI (49 + IH2_BASE)
  162. #define INT_1610_DMA_CH6 (53 + IH2_BASE)
  163. #define INT_1610_DMA_CH7 (54 + IH2_BASE)
  164. #define INT_1610_DMA_CH8 (55 + IH2_BASE)
  165. #define INT_1610_DMA_CH9 (56 + IH2_BASE)
  166. #define INT_1610_DMA_CH10 (57 + IH2_BASE)
  167. #define INT_1610_DMA_CH11 (58 + IH2_BASE)
  168. #define INT_1610_DMA_CH12 (59 + IH2_BASE)
  169. #define INT_1610_DMA_CH13 (60 + IH2_BASE)
  170. #define INT_1610_DMA_CH14 (61 + IH2_BASE)
  171. #define INT_1610_DMA_CH15 (62 + IH2_BASE)
  172. #define INT_1610_NAND (63 + IH2_BASE)
  173. #define INT_1610_SHA1MD5 (91 + IH2_BASE)
  174. /*
  175. * OMAP-7xx specific IRQ numbers for interrupt handler 2
  176. */
  177. #define INT_7XX_HW_ERRORS (0 + IH2_BASE)
  178. #define INT_7XX_NFIQ_PWR_FAIL (1 + IH2_BASE)
  179. #define INT_7XX_CFCD (2 + IH2_BASE)
  180. #define INT_7XX_CFIREQ (3 + IH2_BASE)
  181. #define INT_7XX_I2C (4 + IH2_BASE)
  182. #define INT_7XX_PCC (5 + IH2_BASE)
  183. #define INT_7XX_MPU_EXT_NIRQ (6 + IH2_BASE)
  184. #define INT_7XX_SPI_100K_1 (7 + IH2_BASE)
  185. #define INT_7XX_SYREN_SPI (8 + IH2_BASE)
  186. #define INT_7XX_VLYNQ (9 + IH2_BASE)
  187. #define INT_7XX_GPIO_BANK4 (10 + IH2_BASE)
  188. #define INT_7XX_McBSP1TX (11 + IH2_BASE)
  189. #define INT_7XX_McBSP1RX (12 + IH2_BASE)
  190. #define INT_7XX_McBSP1RX_OF (13 + IH2_BASE)
  191. #define INT_7XX_UART_MODEM_IRDA_2 (14 + IH2_BASE)
  192. #define INT_7XX_UART_MODEM_1 (15 + IH2_BASE)
  193. #define INT_7XX_MCSI (16 + IH2_BASE)
  194. #define INT_7XX_uWireTX (17 + IH2_BASE)
  195. #define INT_7XX_uWireRX (18 + IH2_BASE)
  196. #define INT_7XX_SMC_CD (19 + IH2_BASE)
  197. #define INT_7XX_SMC_IREQ (20 + IH2_BASE)
  198. #define INT_7XX_HDQ_1WIRE (21 + IH2_BASE)
  199. #define INT_7XX_TIMER32K (22 + IH2_BASE)
  200. #define INT_7XX_MMC_SDIO (23 + IH2_BASE)
  201. #define INT_7XX_UPLD (24 + IH2_BASE)
  202. #define INT_7XX_USB_HHC_1 (27 + IH2_BASE)
  203. #define INT_7XX_USB_HHC_2 (28 + IH2_BASE)
  204. #define INT_7XX_USB_GENI (29 + IH2_BASE)
  205. #define INT_7XX_USB_OTG (30 + IH2_BASE)
  206. #define INT_7XX_CAMERA_IF (31 + IH2_BASE)
  207. #define INT_7XX_RNG (32 + IH2_BASE)
  208. #define INT_7XX_DUAL_MODE_TIMER (33 + IH2_BASE)
  209. #define INT_7XX_DBB_RF_EN (34 + IH2_BASE)
  210. #define INT_7XX_MPUIO_KEYPAD (35 + IH2_BASE)
  211. #define INT_7XX_SHA1_MD5 (36 + IH2_BASE)
  212. #define INT_7XX_SPI_100K_2 (37 + IH2_BASE)
  213. #define INT_7XX_RNG_IDLE (38 + IH2_BASE)
  214. #define INT_7XX_MPUIO (39 + IH2_BASE)
  215. #define INT_7XX_LLPC_LCD_CTRL_CAN_BE_OFF (40 + IH2_BASE)
  216. #define INT_7XX_LLPC_OE_FALLING (41 + IH2_BASE)
  217. #define INT_7XX_LLPC_OE_RISING (42 + IH2_BASE)
  218. #define INT_7XX_LLPC_VSYNC (43 + IH2_BASE)
  219. #define INT_7XX_WAKE_UP_REQ (46 + IH2_BASE)
  220. #define INT_7XX_DMA_CH6 (53 + IH2_BASE)
  221. #define INT_7XX_DMA_CH7 (54 + IH2_BASE)
  222. #define INT_7XX_DMA_CH8 (55 + IH2_BASE)
  223. #define INT_7XX_DMA_CH9 (56 + IH2_BASE)
  224. #define INT_7XX_DMA_CH10 (57 + IH2_BASE)
  225. #define INT_7XX_DMA_CH11 (58 + IH2_BASE)
  226. #define INT_7XX_DMA_CH12 (59 + IH2_BASE)
  227. #define INT_7XX_DMA_CH13 (60 + IH2_BASE)
  228. #define INT_7XX_DMA_CH14 (61 + IH2_BASE)
  229. #define INT_7XX_DMA_CH15 (62 + IH2_BASE)
  230. #define INT_7XX_NAND (63 + IH2_BASE)
  231. /* Max. 128 level 2 IRQs (OMAP1610), 192 GPIOs (OMAP730/850) and
  232. * 16 MPUIO lines */
  233. #define OMAP_MAX_GPIO_LINES 192
  234. #define IH_GPIO_BASE (128 + IH2_BASE)
  235. #define IH_MPUIO_BASE (OMAP_MAX_GPIO_LINES + IH_GPIO_BASE)
  236. #define OMAP_IRQ_END (IH_MPUIO_BASE + 16)
  237. /* External FPGA handles interrupts on Innovator boards */
  238. #define OMAP_FPGA_IRQ_BASE (OMAP_IRQ_END)
  239. #ifdef CONFIG_MACH_OMAP_INNOVATOR
  240. #define OMAP_FPGA_NR_IRQS 24
  241. #else
  242. #define OMAP_FPGA_NR_IRQS 0
  243. #endif
  244. #define OMAP_FPGA_IRQ_END (OMAP_FPGA_IRQ_BASE + OMAP_FPGA_NR_IRQS)
  245. #define NR_IRQS OMAP_FPGA_IRQ_END
  246. #define OMAP_IRQ_BIT(irq) (1 << ((irq) % 32))
  247. #include <mach/hardware.h>
  248. #ifdef CONFIG_FIQ
  249. #define FIQ_START 1024
  250. #endif
  251. #endif