phy3250.c 7.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270
  1. /*
  2. * Platform support for LPC32xx SoC
  3. *
  4. * Author: Kevin Wells <kevin.wells@nxp.com>
  5. *
  6. * Copyright (C) 2012 Roland Stigge <stigge@antcom.de>
  7. * Copyright (C) 2010 NXP Semiconductors
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License as published by
  11. * the Free Software Foundation; either version 2 of the License, or
  12. * (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. */
  19. #include <linux/init.h>
  20. #include <linux/platform_device.h>
  21. #include <linux/device.h>
  22. #include <linux/interrupt.h>
  23. #include <linux/irq.h>
  24. #include <linux/dma-mapping.h>
  25. #include <linux/device.h>
  26. #include <linux/gpio.h>
  27. #include <linux/amba/bus.h>
  28. #include <linux/amba/clcd.h>
  29. #include <linux/amba/pl08x.h>
  30. #include <linux/amba/mmci.h>
  31. #include <linux/of.h>
  32. #include <linux/of_address.h>
  33. #include <linux/of_irq.h>
  34. #include <linux/of_platform.h>
  35. #include <linux/clk.h>
  36. #include <linux/mtd/lpc32xx_slc.h>
  37. #include <linux/mtd/lpc32xx_mlc.h>
  38. #include <asm/setup.h>
  39. #include <asm/mach-types.h>
  40. #include <asm/mach/arch.h>
  41. #include <mach/hardware.h>
  42. #include <mach/platform.h>
  43. #include <mach/board.h>
  44. #include <mach/gpio-lpc32xx.h>
  45. #include "common.h"
  46. /*
  47. * Mapped GPIOLIB GPIOs
  48. */
  49. #define LCD_POWER_GPIO LPC32XX_GPIO(LPC32XX_GPO_P3_GRP, 0)
  50. #define BKL_POWER_GPIO LPC32XX_GPIO(LPC32XX_GPO_P3_GRP, 4)
  51. #define MMC_PWR_ENABLE_GPIO LPC32XX_GPIO(LPC32XX_GPO_P3_GRP, 5)
  52. /*
  53. * AMBA LCD controller
  54. */
  55. static struct clcd_panel conn_lcd_panel = {
  56. .mode = {
  57. .name = "QVGA portrait",
  58. .refresh = 60,
  59. .xres = 240,
  60. .yres = 320,
  61. .pixclock = 191828,
  62. .left_margin = 22,
  63. .right_margin = 11,
  64. .upper_margin = 2,
  65. .lower_margin = 1,
  66. .hsync_len = 5,
  67. .vsync_len = 2,
  68. .sync = 0,
  69. .vmode = FB_VMODE_NONINTERLACED,
  70. },
  71. .width = -1,
  72. .height = -1,
  73. .tim2 = (TIM2_IVS | TIM2_IHS),
  74. .cntl = (CNTL_BGR | CNTL_LCDTFT | CNTL_LCDVCOMP(1) |
  75. CNTL_LCDBPP16_565),
  76. .bpp = 16,
  77. };
  78. #define PANEL_SIZE (3 * SZ_64K)
  79. static int lpc32xx_clcd_setup(struct clcd_fb *fb)
  80. {
  81. dma_addr_t dma;
  82. fb->fb.screen_base = dma_alloc_writecombine(&fb->dev->dev,
  83. PANEL_SIZE, &dma, GFP_KERNEL);
  84. if (!fb->fb.screen_base) {
  85. printk(KERN_ERR "CLCD: unable to map framebuffer\n");
  86. return -ENOMEM;
  87. }
  88. fb->fb.fix.smem_start = dma;
  89. fb->fb.fix.smem_len = PANEL_SIZE;
  90. fb->panel = &conn_lcd_panel;
  91. if (gpio_request(LCD_POWER_GPIO, "LCD power"))
  92. printk(KERN_ERR "Error requesting gpio %u",
  93. LCD_POWER_GPIO);
  94. else if (gpio_direction_output(LCD_POWER_GPIO, 1))
  95. printk(KERN_ERR "Error setting gpio %u to output",
  96. LCD_POWER_GPIO);
  97. if (gpio_request(BKL_POWER_GPIO, "LCD backlight power"))
  98. printk(KERN_ERR "Error requesting gpio %u",
  99. BKL_POWER_GPIO);
  100. else if (gpio_direction_output(BKL_POWER_GPIO, 1))
  101. printk(KERN_ERR "Error setting gpio %u to output",
  102. BKL_POWER_GPIO);
  103. return 0;
  104. }
  105. static int lpc32xx_clcd_mmap(struct clcd_fb *fb, struct vm_area_struct *vma)
  106. {
  107. return dma_mmap_writecombine(&fb->dev->dev, vma,
  108. fb->fb.screen_base, fb->fb.fix.smem_start,
  109. fb->fb.fix.smem_len);
  110. }
  111. static void lpc32xx_clcd_remove(struct clcd_fb *fb)
  112. {
  113. dma_free_writecombine(&fb->dev->dev, fb->fb.fix.smem_len,
  114. fb->fb.screen_base, fb->fb.fix.smem_start);
  115. }
  116. /*
  117. * On some early LCD modules (1307.0), the backlight logic is inverted.
  118. * For those board variants, swap the disable and enable states for
  119. * BKL_POWER_GPIO.
  120. */
  121. static void clcd_disable(struct clcd_fb *fb)
  122. {
  123. gpio_set_value(BKL_POWER_GPIO, 0);
  124. gpio_set_value(LCD_POWER_GPIO, 0);
  125. }
  126. static void clcd_enable(struct clcd_fb *fb)
  127. {
  128. gpio_set_value(BKL_POWER_GPIO, 1);
  129. gpio_set_value(LCD_POWER_GPIO, 1);
  130. }
  131. static struct clcd_board lpc32xx_clcd_data = {
  132. .name = "Phytec LCD",
  133. .check = clcdfb_check,
  134. .decode = clcdfb_decode,
  135. .disable = clcd_disable,
  136. .enable = clcd_enable,
  137. .setup = lpc32xx_clcd_setup,
  138. .mmap = lpc32xx_clcd_mmap,
  139. .remove = lpc32xx_clcd_remove,
  140. };
  141. static struct pl08x_channel_data pl08x_slave_channels[] = {
  142. {
  143. .bus_id = "nand-slc",
  144. .min_signal = 1, /* SLC NAND Flash */
  145. .max_signal = 1,
  146. .periph_buses = PL08X_AHB1,
  147. },
  148. {
  149. .bus_id = "nand-mlc",
  150. .min_signal = 12, /* MLC NAND Flash */
  151. .max_signal = 12,
  152. .periph_buses = PL08X_AHB1,
  153. },
  154. };
  155. static int pl08x_get_signal(const struct pl08x_channel_data *cd)
  156. {
  157. return cd->min_signal;
  158. }
  159. static void pl08x_put_signal(const struct pl08x_channel_data *cd, int ch)
  160. {
  161. }
  162. static struct pl08x_platform_data pl08x_pd = {
  163. .slave_channels = &pl08x_slave_channels[0],
  164. .num_slave_channels = ARRAY_SIZE(pl08x_slave_channels),
  165. .get_signal = pl08x_get_signal,
  166. .put_signal = pl08x_put_signal,
  167. .lli_buses = PL08X_AHB1,
  168. .mem_buses = PL08X_AHB1,
  169. };
  170. static int mmc_handle_ios(struct device *dev, struct mmc_ios *ios)
  171. {
  172. /* Only on and off are supported */
  173. if (ios->power_mode == MMC_POWER_OFF)
  174. gpio_set_value(MMC_PWR_ENABLE_GPIO, 0);
  175. else
  176. gpio_set_value(MMC_PWR_ENABLE_GPIO, 1);
  177. return 0;
  178. }
  179. static struct mmci_platform_data lpc32xx_mmci_data = {
  180. .ocr_mask = MMC_VDD_30_31 | MMC_VDD_31_32 |
  181. MMC_VDD_32_33 | MMC_VDD_33_34,
  182. .ios_handler = mmc_handle_ios,
  183. .dma_filter = NULL,
  184. /* No DMA for now since AMBA PL080 dmaengine driver only does scatter
  185. * gather, and the MMCI driver doesn't do it this way */
  186. };
  187. static struct lpc32xx_slc_platform_data lpc32xx_slc_data = {
  188. .dma_filter = pl08x_filter_id,
  189. };
  190. static struct lpc32xx_mlc_platform_data lpc32xx_mlc_data = {
  191. .dma_filter = pl08x_filter_id,
  192. };
  193. static const struct of_dev_auxdata lpc32xx_auxdata_lookup[] __initconst = {
  194. OF_DEV_AUXDATA("arm,pl022", 0x20084000, "dev:ssp0", NULL),
  195. OF_DEV_AUXDATA("arm,pl022", 0x2008C000, "dev:ssp1", NULL),
  196. OF_DEV_AUXDATA("arm,pl110", 0x31040000, "dev:clcd", &lpc32xx_clcd_data),
  197. OF_DEV_AUXDATA("arm,pl080", 0x31000000, "pl08xdmac", &pl08x_pd),
  198. OF_DEV_AUXDATA("arm,pl18x", 0x20098000, "20098000.sd",
  199. &lpc32xx_mmci_data),
  200. OF_DEV_AUXDATA("nxp,lpc3220-slc", 0x20020000, "20020000.flash",
  201. &lpc32xx_slc_data),
  202. OF_DEV_AUXDATA("nxp,lpc3220-mlc", 0x200a8000, "200a8000.flash",
  203. &lpc32xx_mlc_data),
  204. { }
  205. };
  206. static void __init lpc3250_machine_init(void)
  207. {
  208. u32 tmp;
  209. /* Setup LCD muxing to RGB565 */
  210. tmp = __raw_readl(LPC32XX_CLKPWR_LCDCLK_CTRL) &
  211. ~(LPC32XX_CLKPWR_LCDCTRL_LCDTYPE_MSK |
  212. LPC32XX_CLKPWR_LCDCTRL_PSCALE_MSK);
  213. tmp |= LPC32XX_CLKPWR_LCDCTRL_LCDTYPE_TFT16;
  214. __raw_writel(tmp, LPC32XX_CLKPWR_LCDCLK_CTRL);
  215. lpc32xx_serial_init();
  216. /* Test clock needed for UDA1380 initial init */
  217. __raw_writel(LPC32XX_CLKPWR_TESTCLK2_SEL_MOSC |
  218. LPC32XX_CLKPWR_TESTCLK_TESTCLK2_EN,
  219. LPC32XX_CLKPWR_TEST_CLK_SEL);
  220. of_platform_populate(NULL, of_default_bus_match_table,
  221. lpc32xx_auxdata_lookup, NULL);
  222. }
  223. static char const *lpc32xx_dt_compat[] __initdata = {
  224. "nxp,lpc3220",
  225. "nxp,lpc3230",
  226. "nxp,lpc3240",
  227. "nxp,lpc3250",
  228. NULL
  229. };
  230. DT_MACHINE_START(LPC32XX_DT, "LPC32XX SoC (Flattened Device Tree)")
  231. .atag_offset = 0x100,
  232. .map_io = lpc32xx_map_io,
  233. .init_irq = lpc32xx_init_irq,
  234. .init_time = lpc32xx_timer_init,
  235. .init_machine = lpc3250_machine_init,
  236. .dt_compat = lpc32xx_dt_compat,
  237. .restart = lpc23xx_restart,
  238. MACHINE_END