mm-imx5.c 4.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161
  1. /*
  2. * Copyright 2008-2010 Freescale Semiconductor, Inc. All Rights Reserved.
  3. *
  4. * The code contained herein is licensed under the GNU General Public
  5. * License. You may obtain a copy of the GNU General Public License
  6. * Version 2 or later at the following locations:
  7. *
  8. * http://www.opensource.org/licenses/gpl-license.html
  9. * http://www.gnu.org/copyleft/gpl.html
  10. *
  11. * Create static mapping between physical to virtual memory.
  12. */
  13. #include <linux/mm.h>
  14. #include <linux/init.h>
  15. #include <linux/clk.h>
  16. #include <linux/pinctrl/machine.h>
  17. #include <asm/mach/map.h>
  18. #include "common.h"
  19. #include "devices/devices-common.h"
  20. #include "hardware.h"
  21. #include "iomux-v3.h"
  22. /*
  23. * Define the MX51 memory map.
  24. */
  25. static struct map_desc mx51_io_desc[] __initdata = {
  26. imx_map_entry(MX51, TZIC, MT_DEVICE),
  27. imx_map_entry(MX51, IRAM, MT_DEVICE),
  28. imx_map_entry(MX51, AIPS1, MT_DEVICE),
  29. imx_map_entry(MX51, SPBA0, MT_DEVICE),
  30. imx_map_entry(MX51, AIPS2, MT_DEVICE),
  31. };
  32. /*
  33. * Define the MX53 memory map.
  34. */
  35. static struct map_desc mx53_io_desc[] __initdata = {
  36. imx_map_entry(MX53, TZIC, MT_DEVICE),
  37. imx_map_entry(MX53, AIPS1, MT_DEVICE),
  38. imx_map_entry(MX53, SPBA0, MT_DEVICE),
  39. imx_map_entry(MX53, AIPS2, MT_DEVICE),
  40. };
  41. /*
  42. * This function initializes the memory map. It is called during the
  43. * system startup to create static physical to virtual memory mappings
  44. * for the IO modules.
  45. */
  46. void __init mx51_map_io(void)
  47. {
  48. iotable_init(mx51_io_desc, ARRAY_SIZE(mx51_io_desc));
  49. }
  50. void __init mx53_map_io(void)
  51. {
  52. iotable_init(mx53_io_desc, ARRAY_SIZE(mx53_io_desc));
  53. }
  54. /*
  55. * The MIPI HSC unit has been removed from the i.MX51 Reference Manual by
  56. * the Freescale marketing division. However this did not remove the
  57. * hardware from the chip which still needs to be configured for proper
  58. * IPU support.
  59. */
  60. static void __init imx51_ipu_mipi_setup(void)
  61. {
  62. void __iomem *hsc_addr;
  63. hsc_addr = MX51_IO_ADDRESS(MX51_MIPI_HSC_BASE_ADDR);
  64. /* setup MIPI module to legacy mode */
  65. __raw_writel(0xf00, hsc_addr);
  66. /* CSI mode: reserved; DI control mode: legacy (from Freescale BSP) */
  67. __raw_writel(__raw_readl(hsc_addr + 0x800) | 0x30ff,
  68. hsc_addr + 0x800);
  69. }
  70. void __init imx51_init_early(void)
  71. {
  72. imx51_ipu_mipi_setup();
  73. mxc_set_cpu_type(MXC_CPU_MX51);
  74. mxc_iomux_v3_init(MX51_IO_ADDRESS(MX51_IOMUXC_BASE_ADDR));
  75. mxc_arch_reset_init(MX51_IO_ADDRESS(MX51_WDOG1_BASE_ADDR));
  76. }
  77. void __init imx53_init_early(void)
  78. {
  79. mxc_set_cpu_type(MXC_CPU_MX53);
  80. mxc_iomux_v3_init(MX53_IO_ADDRESS(MX53_IOMUXC_BASE_ADDR));
  81. mxc_arch_reset_init(MX53_IO_ADDRESS(MX53_WDOG1_BASE_ADDR));
  82. }
  83. void __init mx51_init_irq(void)
  84. {
  85. tzic_init_irq(MX51_IO_ADDRESS(MX51_TZIC_BASE_ADDR));
  86. }
  87. void __init mx53_init_irq(void)
  88. {
  89. tzic_init_irq(MX53_IO_ADDRESS(MX53_TZIC_BASE_ADDR));
  90. }
  91. static struct sdma_script_start_addrs imx51_sdma_script __initdata = {
  92. .ap_2_ap_addr = 642,
  93. .uart_2_mcu_addr = 817,
  94. .mcu_2_app_addr = 747,
  95. .mcu_2_shp_addr = 961,
  96. .ata_2_mcu_addr = 1473,
  97. .mcu_2_ata_addr = 1392,
  98. .app_2_per_addr = 1033,
  99. .app_2_mcu_addr = 683,
  100. .shp_2_per_addr = 1251,
  101. .shp_2_mcu_addr = 892,
  102. };
  103. static struct sdma_platform_data imx51_sdma_pdata __initdata = {
  104. .fw_name = "sdma-imx51.bin",
  105. .script_addrs = &imx51_sdma_script,
  106. };
  107. static const struct resource imx51_audmux_res[] __initconst = {
  108. DEFINE_RES_MEM(MX51_AUDMUX_BASE_ADDR, SZ_16K),
  109. };
  110. void __init imx51_soc_init(void)
  111. {
  112. mxc_device_init();
  113. /* i.mx51 has the i.mx35 type gpio */
  114. mxc_register_gpio("imx35-gpio", 0, MX51_GPIO1_BASE_ADDR, SZ_16K, MX51_INT_GPIO1_LOW, MX51_INT_GPIO1_HIGH);
  115. mxc_register_gpio("imx35-gpio", 1, MX51_GPIO2_BASE_ADDR, SZ_16K, MX51_INT_GPIO2_LOW, MX51_INT_GPIO2_HIGH);
  116. mxc_register_gpio("imx35-gpio", 2, MX51_GPIO3_BASE_ADDR, SZ_16K, MX51_INT_GPIO3_LOW, MX51_INT_GPIO3_HIGH);
  117. mxc_register_gpio("imx35-gpio", 3, MX51_GPIO4_BASE_ADDR, SZ_16K, MX51_INT_GPIO4_LOW, MX51_INT_GPIO4_HIGH);
  118. pinctrl_provide_dummies();
  119. /* i.mx51 has the i.mx35 type sdma */
  120. imx_add_imx_sdma("imx35-sdma", MX51_SDMA_BASE_ADDR, MX51_INT_SDMA, &imx51_sdma_pdata);
  121. /* Setup AIPS registers */
  122. imx_set_aips(MX51_IO_ADDRESS(MX51_AIPS1_BASE_ADDR));
  123. imx_set_aips(MX51_IO_ADDRESS(MX51_AIPS2_BASE_ADDR));
  124. /* i.mx51 has the i.mx31 type audmux */
  125. platform_device_register_simple("imx31-audmux", 0, imx51_audmux_res,
  126. ARRAY_SIZE(imx51_audmux_res));
  127. }
  128. void __init imx51_init_late(void)
  129. {
  130. mx51_neon_fixup();
  131. imx51_pm_init();
  132. }
  133. void __init imx53_init_late(void)
  134. {
  135. imx53_pm_init();
  136. }