mach-imx6q.c 7.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313
  1. /*
  2. * Copyright 2011 Freescale Semiconductor, Inc.
  3. * Copyright 2011 Linaro Ltd.
  4. *
  5. * The code contained herein is licensed under the GNU General Public
  6. * License. You may obtain a copy of the GNU General Public License
  7. * Version 2 or later at the following locations:
  8. *
  9. * http://www.opensource.org/licenses/gpl-license.html
  10. * http://www.gnu.org/copyleft/gpl.html
  11. */
  12. #include <linux/clk.h>
  13. #include <linux/clkdev.h>
  14. #include <linux/cpu.h>
  15. #include <linux/delay.h>
  16. #include <linux/export.h>
  17. #include <linux/init.h>
  18. #include <linux/io.h>
  19. #include <linux/irq.h>
  20. #include <linux/irqchip.h>
  21. #include <linux/of.h>
  22. #include <linux/of_address.h>
  23. #include <linux/of_irq.h>
  24. #include <linux/of_platform.h>
  25. #include <linux/opp.h>
  26. #include <linux/phy.h>
  27. #include <linux/regmap.h>
  28. #include <linux/micrel_phy.h>
  29. #include <linux/mfd/syscon.h>
  30. #include <asm/smp_twd.h>
  31. #include <asm/hardware/cache-l2x0.h>
  32. #include <asm/mach/arch.h>
  33. #include <asm/mach/map.h>
  34. #include <asm/mach/time.h>
  35. #include <asm/system_misc.h>
  36. #include "common.h"
  37. #include "cpuidle.h"
  38. #include "hardware.h"
  39. #define IMX6Q_ANALOG_DIGPROG 0x260
  40. static int imx6q_revision(void)
  41. {
  42. struct device_node *np;
  43. void __iomem *base;
  44. static u32 rev;
  45. if (!rev) {
  46. np = of_find_compatible_node(NULL, NULL, "fsl,imx6q-anatop");
  47. if (!np)
  48. return IMX_CHIP_REVISION_UNKNOWN;
  49. base = of_iomap(np, 0);
  50. if (!base) {
  51. of_node_put(np);
  52. return IMX_CHIP_REVISION_UNKNOWN;
  53. }
  54. rev = readl_relaxed(base + IMX6Q_ANALOG_DIGPROG);
  55. iounmap(base);
  56. of_node_put(np);
  57. }
  58. switch (rev & 0xff) {
  59. case 0:
  60. return IMX_CHIP_REVISION_1_0;
  61. case 1:
  62. return IMX_CHIP_REVISION_1_1;
  63. case 2:
  64. return IMX_CHIP_REVISION_1_2;
  65. default:
  66. return IMX_CHIP_REVISION_UNKNOWN;
  67. }
  68. }
  69. void imx6q_restart(char mode, const char *cmd)
  70. {
  71. struct device_node *np;
  72. void __iomem *wdog_base;
  73. np = of_find_compatible_node(NULL, NULL, "fsl,imx6q-wdt");
  74. wdog_base = of_iomap(np, 0);
  75. if (!wdog_base)
  76. goto soft;
  77. imx_src_prepare_restart();
  78. /* enable wdog */
  79. writew_relaxed(1 << 2, wdog_base);
  80. /* write twice to ensure the request will not get ignored */
  81. writew_relaxed(1 << 2, wdog_base);
  82. /* wait for reset to assert ... */
  83. mdelay(500);
  84. pr_err("Watchdog reset failed to assert reset\n");
  85. /* delay to allow the serial port to show the message */
  86. mdelay(50);
  87. soft:
  88. /* we'll take a jump through zero as a poor second */
  89. soft_restart(0);
  90. }
  91. /* For imx6q sabrelite board: set KSZ9021RN RGMII pad skew */
  92. static int ksz9021rn_phy_fixup(struct phy_device *phydev)
  93. {
  94. if (IS_BUILTIN(CONFIG_PHYLIB)) {
  95. /* min rx data delay */
  96. phy_write(phydev, 0x0b, 0x8105);
  97. phy_write(phydev, 0x0c, 0x0000);
  98. /* max rx/tx clock delay, min rx/tx control delay */
  99. phy_write(phydev, 0x0b, 0x8104);
  100. phy_write(phydev, 0x0c, 0xf0f0);
  101. phy_write(phydev, 0x0b, 0x104);
  102. }
  103. return 0;
  104. }
  105. static void __init imx6q_sabrelite_cko1_setup(void)
  106. {
  107. struct clk *cko1_sel, *ahb, *cko1;
  108. unsigned long rate;
  109. cko1_sel = clk_get_sys(NULL, "cko1_sel");
  110. ahb = clk_get_sys(NULL, "ahb");
  111. cko1 = clk_get_sys(NULL, "cko1");
  112. if (IS_ERR(cko1_sel) || IS_ERR(ahb) || IS_ERR(cko1)) {
  113. pr_err("cko1 setup failed!\n");
  114. goto put_clk;
  115. }
  116. clk_set_parent(cko1_sel, ahb);
  117. rate = clk_round_rate(cko1, 16000000);
  118. clk_set_rate(cko1, rate);
  119. put_clk:
  120. if (!IS_ERR(cko1_sel))
  121. clk_put(cko1_sel);
  122. if (!IS_ERR(ahb))
  123. clk_put(ahb);
  124. if (!IS_ERR(cko1))
  125. clk_put(cko1);
  126. }
  127. static void __init imx6q_sabrelite_init(void)
  128. {
  129. if (IS_BUILTIN(CONFIG_PHYLIB))
  130. phy_register_fixup_for_uid(PHY_ID_KSZ9021, MICREL_PHY_ID_MASK,
  131. ksz9021rn_phy_fixup);
  132. imx6q_sabrelite_cko1_setup();
  133. }
  134. static void __init imx6q_1588_init(void)
  135. {
  136. struct regmap *gpr;
  137. gpr = syscon_regmap_lookup_by_compatible("fsl,imx6q-iomuxc-gpr");
  138. if (!IS_ERR(gpr))
  139. regmap_update_bits(gpr, 0x4, 1 << 21, 1 << 21);
  140. else
  141. pr_err("failed to find fsl,imx6q-iomux-gpr regmap\n");
  142. }
  143. static void __init imx6q_usb_init(void)
  144. {
  145. struct regmap *anatop;
  146. #define HW_ANADIG_USB1_CHRG_DETECT 0x000001b0
  147. #define HW_ANADIG_USB2_CHRG_DETECT 0x00000210
  148. #define BM_ANADIG_USB_CHRG_DETECT_EN_B 0x00100000
  149. #define BM_ANADIG_USB_CHRG_DETECT_CHK_CHRG_B 0x00080000
  150. anatop = syscon_regmap_lookup_by_compatible("fsl,imx6q-anatop");
  151. if (!IS_ERR(anatop)) {
  152. /*
  153. * The external charger detector needs to be disabled,
  154. * or the signal at DP will be poor
  155. */
  156. regmap_write(anatop, HW_ANADIG_USB1_CHRG_DETECT,
  157. BM_ANADIG_USB_CHRG_DETECT_EN_B
  158. | BM_ANADIG_USB_CHRG_DETECT_CHK_CHRG_B);
  159. regmap_write(anatop, HW_ANADIG_USB2_CHRG_DETECT,
  160. BM_ANADIG_USB_CHRG_DETECT_EN_B |
  161. BM_ANADIG_USB_CHRG_DETECT_CHK_CHRG_B);
  162. } else {
  163. pr_warn("failed to find fsl,imx6q-anatop regmap\n");
  164. }
  165. }
  166. static void __init imx6q_init_machine(void)
  167. {
  168. if (of_machine_is_compatible("fsl,imx6q-sabrelite"))
  169. imx6q_sabrelite_init();
  170. of_platform_populate(NULL, of_default_bus_match_table, NULL, NULL);
  171. imx6q_pm_init();
  172. imx6q_usb_init();
  173. imx6q_1588_init();
  174. }
  175. #define OCOTP_CFG3 0x440
  176. #define OCOTP_CFG3_SPEED_SHIFT 16
  177. #define OCOTP_CFG3_SPEED_1P2GHZ 0x3
  178. static void __init imx6q_opp_check_1p2ghz(struct device *cpu_dev)
  179. {
  180. struct device_node *np;
  181. void __iomem *base;
  182. u32 val;
  183. np = of_find_compatible_node(NULL, NULL, "fsl,imx6q-ocotp");
  184. if (!np) {
  185. pr_warn("failed to find ocotp node\n");
  186. return;
  187. }
  188. base = of_iomap(np, 0);
  189. if (!base) {
  190. pr_warn("failed to map ocotp\n");
  191. goto put_node;
  192. }
  193. val = readl_relaxed(base + OCOTP_CFG3);
  194. val >>= OCOTP_CFG3_SPEED_SHIFT;
  195. if ((val & 0x3) != OCOTP_CFG3_SPEED_1P2GHZ)
  196. if (opp_disable(cpu_dev, 1200000000))
  197. pr_warn("failed to disable 1.2 GHz OPP\n");
  198. put_node:
  199. of_node_put(np);
  200. }
  201. static void __init imx6q_opp_init(struct device *cpu_dev)
  202. {
  203. struct device_node *np;
  204. np = of_find_node_by_path("/cpus/cpu@0");
  205. if (!np) {
  206. pr_warn("failed to find cpu0 node\n");
  207. return;
  208. }
  209. cpu_dev->of_node = np;
  210. if (of_init_opp_table(cpu_dev)) {
  211. pr_warn("failed to init OPP table\n");
  212. goto put_node;
  213. }
  214. imx6q_opp_check_1p2ghz(cpu_dev);
  215. put_node:
  216. of_node_put(np);
  217. }
  218. struct platform_device imx6q_cpufreq_pdev = {
  219. .name = "imx6q-cpufreq",
  220. };
  221. static void __init imx6q_init_late(void)
  222. {
  223. /*
  224. * WAIT mode is broken on TO 1.0 and 1.1, so there is no point
  225. * to run cpuidle on them.
  226. */
  227. if (imx6q_revision() > IMX_CHIP_REVISION_1_1)
  228. imx6q_cpuidle_init();
  229. if (IS_ENABLED(CONFIG_ARM_IMX6Q_CPUFREQ)) {
  230. imx6q_opp_init(&imx6q_cpufreq_pdev.dev);
  231. platform_device_register(&imx6q_cpufreq_pdev);
  232. }
  233. }
  234. static void __init imx6q_map_io(void)
  235. {
  236. debug_ll_io_init();
  237. imx_scu_map_io();
  238. }
  239. static void __init imx6q_init_irq(void)
  240. {
  241. l2x0_of_init(0, ~0UL);
  242. imx_src_init();
  243. imx_gpc_init();
  244. irqchip_init();
  245. }
  246. static void __init imx6q_timer_init(void)
  247. {
  248. mx6q_clocks_init();
  249. twd_local_timer_of_register();
  250. imx_print_silicon_rev("i.MX6Q", imx6q_revision());
  251. }
  252. static const char *imx6q_dt_compat[] __initdata = {
  253. "fsl,imx6q",
  254. NULL,
  255. };
  256. DT_MACHINE_START(IMX6Q, "Freescale i.MX6 Quad (Device Tree)")
  257. .smp = smp_ops(imx_smp_ops),
  258. .map_io = imx6q_map_io,
  259. .init_irq = imx6q_init_irq,
  260. .init_time = imx6q_timer_init,
  261. .init_machine = imx6q_init_machine,
  262. .init_late = imx6q_init_late,
  263. .dt_compat = imx6q_dt_compat,
  264. .restart = imx6q_restart,
  265. MACHINE_END