clk-pllv3.c 8.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355
  1. /*
  2. * Copyright 2012 Freescale Semiconductor, Inc.
  3. * Copyright 2012 Linaro Ltd.
  4. *
  5. * The code contained herein is licensed under the GNU General Public
  6. * License. You may obtain a copy of the GNU General Public License
  7. * Version 2 or later at the following locations:
  8. *
  9. * http://www.opensource.org/licenses/gpl-license.html
  10. * http://www.gnu.org/copyleft/gpl.html
  11. */
  12. #include <linux/clk.h>
  13. #include <linux/clk-provider.h>
  14. #include <linux/io.h>
  15. #include <linux/slab.h>
  16. #include <linux/jiffies.h>
  17. #include <linux/err.h>
  18. #include "clk.h"
  19. #define PLL_NUM_OFFSET 0x10
  20. #define PLL_DENOM_OFFSET 0x20
  21. #define BM_PLL_POWER (0x1 << 12)
  22. #define BM_PLL_ENABLE (0x1 << 13)
  23. #define BM_PLL_BYPASS (0x1 << 16)
  24. #define BM_PLL_LOCK (0x1 << 31)
  25. /**
  26. * struct clk_pllv3 - IMX PLL clock version 3
  27. * @clk_hw: clock source
  28. * @base: base address of PLL registers
  29. * @powerup_set: set POWER bit to power up the PLL
  30. * @div_mask: mask of divider bits
  31. *
  32. * IMX PLL clock version 3, found on i.MX6 series. Divider for pllv3
  33. * is actually a multiplier, and always sits at bit 0.
  34. */
  35. struct clk_pllv3 {
  36. struct clk_hw hw;
  37. void __iomem *base;
  38. bool powerup_set;
  39. u32 div_mask;
  40. };
  41. #define to_clk_pllv3(_hw) container_of(_hw, struct clk_pllv3, hw)
  42. static int clk_pllv3_prepare(struct clk_hw *hw)
  43. {
  44. struct clk_pllv3 *pll = to_clk_pllv3(hw);
  45. unsigned long timeout = jiffies + msecs_to_jiffies(10);
  46. u32 val;
  47. val = readl_relaxed(pll->base);
  48. val &= ~BM_PLL_BYPASS;
  49. if (pll->powerup_set)
  50. val |= BM_PLL_POWER;
  51. else
  52. val &= ~BM_PLL_POWER;
  53. writel_relaxed(val, pll->base);
  54. /* Wait for PLL to lock */
  55. while (!(readl_relaxed(pll->base) & BM_PLL_LOCK))
  56. if (time_after(jiffies, timeout))
  57. return -ETIMEDOUT;
  58. return 0;
  59. }
  60. static void clk_pllv3_unprepare(struct clk_hw *hw)
  61. {
  62. struct clk_pllv3 *pll = to_clk_pllv3(hw);
  63. u32 val;
  64. val = readl_relaxed(pll->base);
  65. val |= BM_PLL_BYPASS;
  66. if (pll->powerup_set)
  67. val &= ~BM_PLL_POWER;
  68. else
  69. val |= BM_PLL_POWER;
  70. writel_relaxed(val, pll->base);
  71. }
  72. static int clk_pllv3_enable(struct clk_hw *hw)
  73. {
  74. struct clk_pllv3 *pll = to_clk_pllv3(hw);
  75. u32 val;
  76. val = readl_relaxed(pll->base);
  77. val |= BM_PLL_ENABLE;
  78. writel_relaxed(val, pll->base);
  79. return 0;
  80. }
  81. static void clk_pllv3_disable(struct clk_hw *hw)
  82. {
  83. struct clk_pllv3 *pll = to_clk_pllv3(hw);
  84. u32 val;
  85. val = readl_relaxed(pll->base);
  86. val &= ~BM_PLL_ENABLE;
  87. writel_relaxed(val, pll->base);
  88. }
  89. static unsigned long clk_pllv3_recalc_rate(struct clk_hw *hw,
  90. unsigned long parent_rate)
  91. {
  92. struct clk_pllv3 *pll = to_clk_pllv3(hw);
  93. u32 div = readl_relaxed(pll->base) & pll->div_mask;
  94. return (div == 1) ? parent_rate * 22 : parent_rate * 20;
  95. }
  96. static long clk_pllv3_round_rate(struct clk_hw *hw, unsigned long rate,
  97. unsigned long *prate)
  98. {
  99. unsigned long parent_rate = *prate;
  100. return (rate >= parent_rate * 22) ? parent_rate * 22 :
  101. parent_rate * 20;
  102. }
  103. static int clk_pllv3_set_rate(struct clk_hw *hw, unsigned long rate,
  104. unsigned long parent_rate)
  105. {
  106. struct clk_pllv3 *pll = to_clk_pllv3(hw);
  107. u32 val, div;
  108. if (rate == parent_rate * 22)
  109. div = 1;
  110. else if (rate == parent_rate * 20)
  111. div = 0;
  112. else
  113. return -EINVAL;
  114. val = readl_relaxed(pll->base);
  115. val &= ~pll->div_mask;
  116. val |= div;
  117. writel_relaxed(val, pll->base);
  118. return 0;
  119. }
  120. static const struct clk_ops clk_pllv3_ops = {
  121. .prepare = clk_pllv3_prepare,
  122. .unprepare = clk_pllv3_unprepare,
  123. .enable = clk_pllv3_enable,
  124. .disable = clk_pllv3_disable,
  125. .recalc_rate = clk_pllv3_recalc_rate,
  126. .round_rate = clk_pllv3_round_rate,
  127. .set_rate = clk_pllv3_set_rate,
  128. };
  129. static unsigned long clk_pllv3_sys_recalc_rate(struct clk_hw *hw,
  130. unsigned long parent_rate)
  131. {
  132. struct clk_pllv3 *pll = to_clk_pllv3(hw);
  133. u32 div = readl_relaxed(pll->base) & pll->div_mask;
  134. return parent_rate * div / 2;
  135. }
  136. static long clk_pllv3_sys_round_rate(struct clk_hw *hw, unsigned long rate,
  137. unsigned long *prate)
  138. {
  139. unsigned long parent_rate = *prate;
  140. unsigned long min_rate = parent_rate * 54 / 2;
  141. unsigned long max_rate = parent_rate * 108 / 2;
  142. u32 div;
  143. if (rate > max_rate)
  144. rate = max_rate;
  145. else if (rate < min_rate)
  146. rate = min_rate;
  147. div = rate * 2 / parent_rate;
  148. return parent_rate * div / 2;
  149. }
  150. static int clk_pllv3_sys_set_rate(struct clk_hw *hw, unsigned long rate,
  151. unsigned long parent_rate)
  152. {
  153. struct clk_pllv3 *pll = to_clk_pllv3(hw);
  154. unsigned long min_rate = parent_rate * 54 / 2;
  155. unsigned long max_rate = parent_rate * 108 / 2;
  156. u32 val, div;
  157. if (rate < min_rate || rate > max_rate)
  158. return -EINVAL;
  159. div = rate * 2 / parent_rate;
  160. val = readl_relaxed(pll->base);
  161. val &= ~pll->div_mask;
  162. val |= div;
  163. writel_relaxed(val, pll->base);
  164. return 0;
  165. }
  166. static const struct clk_ops clk_pllv3_sys_ops = {
  167. .prepare = clk_pllv3_prepare,
  168. .unprepare = clk_pllv3_unprepare,
  169. .enable = clk_pllv3_enable,
  170. .disable = clk_pllv3_disable,
  171. .recalc_rate = clk_pllv3_sys_recalc_rate,
  172. .round_rate = clk_pllv3_sys_round_rate,
  173. .set_rate = clk_pllv3_sys_set_rate,
  174. };
  175. static unsigned long clk_pllv3_av_recalc_rate(struct clk_hw *hw,
  176. unsigned long parent_rate)
  177. {
  178. struct clk_pllv3 *pll = to_clk_pllv3(hw);
  179. u32 mfn = readl_relaxed(pll->base + PLL_NUM_OFFSET);
  180. u32 mfd = readl_relaxed(pll->base + PLL_DENOM_OFFSET);
  181. u32 div = readl_relaxed(pll->base) & pll->div_mask;
  182. return (parent_rate * div) + ((parent_rate / mfd) * mfn);
  183. }
  184. static long clk_pllv3_av_round_rate(struct clk_hw *hw, unsigned long rate,
  185. unsigned long *prate)
  186. {
  187. unsigned long parent_rate = *prate;
  188. unsigned long min_rate = parent_rate * 27;
  189. unsigned long max_rate = parent_rate * 54;
  190. u32 div;
  191. u32 mfn, mfd = 1000000;
  192. s64 temp64;
  193. if (rate > max_rate)
  194. rate = max_rate;
  195. else if (rate < min_rate)
  196. rate = min_rate;
  197. div = rate / parent_rate;
  198. temp64 = (u64) (rate - div * parent_rate);
  199. temp64 *= mfd;
  200. do_div(temp64, parent_rate);
  201. mfn = temp64;
  202. return parent_rate * div + parent_rate / mfd * mfn;
  203. }
  204. static int clk_pllv3_av_set_rate(struct clk_hw *hw, unsigned long rate,
  205. unsigned long parent_rate)
  206. {
  207. struct clk_pllv3 *pll = to_clk_pllv3(hw);
  208. unsigned long min_rate = parent_rate * 27;
  209. unsigned long max_rate = parent_rate * 54;
  210. u32 val, div;
  211. u32 mfn, mfd = 1000000;
  212. s64 temp64;
  213. if (rate < min_rate || rate > max_rate)
  214. return -EINVAL;
  215. div = rate / parent_rate;
  216. temp64 = (u64) (rate - div * parent_rate);
  217. temp64 *= mfd;
  218. do_div(temp64, parent_rate);
  219. mfn = temp64;
  220. val = readl_relaxed(pll->base);
  221. val &= ~pll->div_mask;
  222. val |= div;
  223. writel_relaxed(val, pll->base);
  224. writel_relaxed(mfn, pll->base + PLL_NUM_OFFSET);
  225. writel_relaxed(mfd, pll->base + PLL_DENOM_OFFSET);
  226. return 0;
  227. }
  228. static const struct clk_ops clk_pllv3_av_ops = {
  229. .prepare = clk_pllv3_prepare,
  230. .unprepare = clk_pllv3_unprepare,
  231. .enable = clk_pllv3_enable,
  232. .disable = clk_pllv3_disable,
  233. .recalc_rate = clk_pllv3_av_recalc_rate,
  234. .round_rate = clk_pllv3_av_round_rate,
  235. .set_rate = clk_pllv3_av_set_rate,
  236. };
  237. static unsigned long clk_pllv3_enet_recalc_rate(struct clk_hw *hw,
  238. unsigned long parent_rate)
  239. {
  240. return 500000000;
  241. }
  242. static const struct clk_ops clk_pllv3_enet_ops = {
  243. .prepare = clk_pllv3_prepare,
  244. .unprepare = clk_pllv3_unprepare,
  245. .enable = clk_pllv3_enable,
  246. .disable = clk_pllv3_disable,
  247. .recalc_rate = clk_pllv3_enet_recalc_rate,
  248. };
  249. static const struct clk_ops clk_pllv3_mlb_ops = {
  250. .prepare = clk_pllv3_prepare,
  251. .unprepare = clk_pllv3_unprepare,
  252. .enable = clk_pllv3_enable,
  253. .disable = clk_pllv3_disable,
  254. };
  255. struct clk *imx_clk_pllv3(enum imx_pllv3_type type, const char *name,
  256. const char *parent_name, void __iomem *base,
  257. u32 div_mask)
  258. {
  259. struct clk_pllv3 *pll;
  260. const struct clk_ops *ops;
  261. struct clk *clk;
  262. struct clk_init_data init;
  263. pll = kzalloc(sizeof(*pll), GFP_KERNEL);
  264. if (!pll)
  265. return ERR_PTR(-ENOMEM);
  266. switch (type) {
  267. case IMX_PLLV3_SYS:
  268. ops = &clk_pllv3_sys_ops;
  269. break;
  270. case IMX_PLLV3_USB:
  271. ops = &clk_pllv3_ops;
  272. pll->powerup_set = true;
  273. break;
  274. case IMX_PLLV3_AV:
  275. ops = &clk_pllv3_av_ops;
  276. break;
  277. case IMX_PLLV3_ENET:
  278. ops = &clk_pllv3_enet_ops;
  279. break;
  280. case IMX_PLLV3_MLB:
  281. ops = &clk_pllv3_mlb_ops;
  282. break;
  283. default:
  284. ops = &clk_pllv3_ops;
  285. }
  286. pll->base = base;
  287. pll->div_mask = div_mask;
  288. init.name = name;
  289. init.ops = ops;
  290. init.flags = 0;
  291. init.parent_names = &parent_name;
  292. init.num_parents = 1;
  293. pll->hw.init = &init;
  294. clk = clk_register(NULL, &pll->hw);
  295. if (IS_ERR(clk))
  296. kfree(pll);
  297. return clk;
  298. }