clk-imx51-imx53.c 30 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547
  1. /*
  2. * Copyright (C) 2011 Sascha Hauer, Pengutronix <s.hauer@pengutronix.de>
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License version 2 as
  6. * published by the Free Software Foundation.
  7. *
  8. */
  9. #include <linux/mm.h>
  10. #include <linux/delay.h>
  11. #include <linux/clk.h>
  12. #include <linux/io.h>
  13. #include <linux/clkdev.h>
  14. #include <linux/of.h>
  15. #include <linux/err.h>
  16. #include "crm-regs-imx5.h"
  17. #include "clk.h"
  18. #include "common.h"
  19. #include "hardware.h"
  20. /* Low-power Audio Playback Mode clock */
  21. static const char *lp_apm_sel[] = { "osc", };
  22. /* This is used multiple times */
  23. static const char *standard_pll_sel[] = { "pll1_sw", "pll2_sw", "pll3_sw", "lp_apm", };
  24. static const char *periph_apm_sel[] = { "pll1_sw", "pll3_sw", "lp_apm", };
  25. static const char *main_bus_sel[] = { "pll2_sw", "periph_apm", };
  26. static const char *per_lp_apm_sel[] = { "main_bus", "lp_apm", };
  27. static const char *per_root_sel[] = { "per_podf", "ipg", };
  28. static const char *esdhc_c_sel[] = { "esdhc_a_podf", "esdhc_b_podf", };
  29. static const char *esdhc_d_sel[] = { "esdhc_a_podf", "esdhc_b_podf", };
  30. static const char *ssi_apm_sels[] = { "ckih1", "lp_amp", "ckih2", };
  31. static const char *ssi_clk_sels[] = { "pll1_sw", "pll2_sw", "pll3_sw", "ssi_apm", };
  32. static const char *ssi3_clk_sels[] = { "ssi1_root_gate", "ssi2_root_gate", };
  33. static const char *ssi_ext1_com_sels[] = { "ssi_ext1_podf", "ssi1_root_gate", };
  34. static const char *ssi_ext2_com_sels[] = { "ssi_ext2_podf", "ssi2_root_gate", };
  35. static const char *emi_slow_sel[] = { "main_bus", "ahb", };
  36. static const char *usb_phy_sel_str[] = { "osc", "usb_phy_podf", };
  37. static const char *mx51_ipu_di0_sel[] = { "di_pred", "osc", "ckih1", "tve_di", };
  38. static const char *mx53_ipu_di0_sel[] = { "di_pred", "osc", "ckih1", "di_pll4_podf", "dummy", "ldb_di0_gate", };
  39. static const char *mx53_ldb_di0_sel[] = { "pll3_sw", "pll4_sw", };
  40. static const char *mx51_ipu_di1_sel[] = { "di_pred", "osc", "ckih1", "tve_di", "ipp_di1", };
  41. static const char *mx53_ipu_di1_sel[] = { "di_pred", "osc", "ckih1", "tve_di", "ipp_di1", "ldb_di1_gate", };
  42. static const char *mx53_ldb_di1_sel[] = { "pll3_sw", "pll4_sw", };
  43. static const char *mx51_tve_ext_sel[] = { "osc", "ckih1", };
  44. static const char *mx53_tve_ext_sel[] = { "pll4_sw", "ckih1", };
  45. static const char *tve_sel[] = { "tve_pred", "tve_ext_sel", };
  46. static const char *ipu_sel[] = { "axi_a", "axi_b", "emi_slow_gate", "ahb", };
  47. static const char *vpu_sel[] = { "axi_a", "axi_b", "emi_slow_gate", "ahb", };
  48. static const char *mx53_can_sel[] = { "ipg", "ckih1", "ckih2", "lp_apm", };
  49. enum imx5_clks {
  50. dummy, ckil, osc, ckih1, ckih2, ahb, ipg, axi_a, axi_b, uart_pred,
  51. uart_root, esdhc_a_pred, esdhc_b_pred, esdhc_c_s, esdhc_d_s,
  52. emi_sel, emi_slow_podf, nfc_podf, ecspi_pred, ecspi_podf, usboh3_pred,
  53. usboh3_podf, usb_phy_pred, usb_phy_podf, cpu_podf, di_pred, tve_di,
  54. tve_s, uart1_ipg_gate, uart1_per_gate, uart2_ipg_gate,
  55. uart2_per_gate, uart3_ipg_gate, uart3_per_gate, i2c1_gate, i2c2_gate,
  56. gpt_ipg_gate, pwm1_ipg_gate, pwm1_hf_gate, pwm2_ipg_gate, pwm2_hf_gate,
  57. gpt_hf_gate, fec_gate, usboh3_per_gate, esdhc1_ipg_gate, esdhc2_ipg_gate,
  58. esdhc3_ipg_gate, esdhc4_ipg_gate, ssi1_ipg_gate, ssi2_ipg_gate,
  59. ssi3_ipg_gate, ecspi1_ipg_gate, ecspi1_per_gate, ecspi2_ipg_gate,
  60. ecspi2_per_gate, cspi_ipg_gate, sdma_gate, emi_slow_gate, ipu_s,
  61. ipu_gate, nfc_gate, ipu_di1_gate, vpu_s, vpu_gate,
  62. vpu_reference_gate, uart4_ipg_gate, uart4_per_gate, uart5_ipg_gate,
  63. uart5_per_gate, tve_gate, tve_pred, esdhc1_per_gate, esdhc2_per_gate,
  64. esdhc3_per_gate, esdhc4_per_gate, usb_phy_gate, hsi2c_gate,
  65. mipi_hsc1_gate, mipi_hsc2_gate, mipi_esc_gate, mipi_hsp_gate,
  66. ldb_di1_div_3_5, ldb_di1_div, ldb_di0_div_3_5, ldb_di0_div,
  67. ldb_di1_gate, can2_serial_gate, can2_ipg_gate, i2c3_gate, lp_apm,
  68. periph_apm, main_bus, ahb_max, aips_tz1, aips_tz2, tmax1, tmax2,
  69. tmax3, spba, uart_sel, esdhc_a_sel, esdhc_b_sel, esdhc_a_podf,
  70. esdhc_b_podf, ecspi_sel, usboh3_sel, usb_phy_sel, iim_gate,
  71. usboh3_gate, emi_fast_gate, ipu_di0_gate,gpc_dvfs, pll1_sw, pll2_sw,
  72. pll3_sw, ipu_di0_sel, ipu_di1_sel, tve_ext_sel, mx51_mipi, pll4_sw,
  73. ldb_di1_sel, di_pll4_podf, ldb_di0_sel, ldb_di0_gate, usb_phy1_gate,
  74. usb_phy2_gate, per_lp_apm, per_pred1, per_pred2, per_podf, per_root,
  75. ssi_apm, ssi1_root_sel, ssi2_root_sel, ssi3_root_sel, ssi_ext1_sel,
  76. ssi_ext2_sel, ssi_ext1_com_sel, ssi_ext2_com_sel, ssi1_root_pred,
  77. ssi1_root_podf, ssi2_root_pred, ssi2_root_podf, ssi_ext1_pred,
  78. ssi_ext1_podf, ssi_ext2_pred, ssi_ext2_podf, ssi1_root_gate,
  79. ssi2_root_gate, ssi3_root_gate, ssi_ext1_gate, ssi_ext2_gate,
  80. epit1_ipg_gate, epit1_hf_gate, epit2_ipg_gate, epit2_hf_gate,
  81. can_sel, can1_serial_gate, can1_ipg_gate,
  82. owire_gate,
  83. clk_max
  84. };
  85. static struct clk *clk[clk_max];
  86. static struct clk_onecell_data clk_data;
  87. static void __init mx5_clocks_common_init(unsigned long rate_ckil,
  88. unsigned long rate_osc, unsigned long rate_ckih1,
  89. unsigned long rate_ckih2)
  90. {
  91. int i;
  92. clk[dummy] = imx_clk_fixed("dummy", 0);
  93. clk[ckil] = imx_clk_fixed("ckil", rate_ckil);
  94. clk[osc] = imx_clk_fixed("osc", rate_osc);
  95. clk[ckih1] = imx_clk_fixed("ckih1", rate_ckih1);
  96. clk[ckih2] = imx_clk_fixed("ckih2", rate_ckih2);
  97. clk[lp_apm] = imx_clk_mux("lp_apm", MXC_CCM_CCSR, 9, 1,
  98. lp_apm_sel, ARRAY_SIZE(lp_apm_sel));
  99. clk[periph_apm] = imx_clk_mux("periph_apm", MXC_CCM_CBCMR, 12, 2,
  100. periph_apm_sel, ARRAY_SIZE(periph_apm_sel));
  101. clk[main_bus] = imx_clk_mux("main_bus", MXC_CCM_CBCDR, 25, 1,
  102. main_bus_sel, ARRAY_SIZE(main_bus_sel));
  103. clk[per_lp_apm] = imx_clk_mux("per_lp_apm", MXC_CCM_CBCMR, 1, 1,
  104. per_lp_apm_sel, ARRAY_SIZE(per_lp_apm_sel));
  105. clk[per_pred1] = imx_clk_divider("per_pred1", "per_lp_apm", MXC_CCM_CBCDR, 6, 2);
  106. clk[per_pred2] = imx_clk_divider("per_pred2", "per_pred1", MXC_CCM_CBCDR, 3, 3);
  107. clk[per_podf] = imx_clk_divider("per_podf", "per_pred2", MXC_CCM_CBCDR, 0, 3);
  108. clk[per_root] = imx_clk_mux("per_root", MXC_CCM_CBCMR, 0, 1,
  109. per_root_sel, ARRAY_SIZE(per_root_sel));
  110. clk[ahb] = imx_clk_divider("ahb", "main_bus", MXC_CCM_CBCDR, 10, 3);
  111. clk[ahb_max] = imx_clk_gate2("ahb_max", "ahb", MXC_CCM_CCGR0, 28);
  112. clk[aips_tz1] = imx_clk_gate2("aips_tz1", "ahb", MXC_CCM_CCGR0, 24);
  113. clk[aips_tz2] = imx_clk_gate2("aips_tz2", "ahb", MXC_CCM_CCGR0, 26);
  114. clk[tmax1] = imx_clk_gate2("tmax1", "ahb", MXC_CCM_CCGR1, 0);
  115. clk[tmax2] = imx_clk_gate2("tmax2", "ahb", MXC_CCM_CCGR1, 2);
  116. clk[tmax3] = imx_clk_gate2("tmax3", "ahb", MXC_CCM_CCGR1, 4);
  117. clk[spba] = imx_clk_gate2("spba", "ipg", MXC_CCM_CCGR5, 0);
  118. clk[ipg] = imx_clk_divider("ipg", "ahb", MXC_CCM_CBCDR, 8, 2);
  119. clk[axi_a] = imx_clk_divider("axi_a", "main_bus", MXC_CCM_CBCDR, 16, 3);
  120. clk[axi_b] = imx_clk_divider("axi_b", "main_bus", MXC_CCM_CBCDR, 19, 3);
  121. clk[uart_sel] = imx_clk_mux("uart_sel", MXC_CCM_CSCMR1, 24, 2,
  122. standard_pll_sel, ARRAY_SIZE(standard_pll_sel));
  123. clk[uart_pred] = imx_clk_divider("uart_pred", "uart_sel", MXC_CCM_CSCDR1, 3, 3);
  124. clk[uart_root] = imx_clk_divider("uart_root", "uart_pred", MXC_CCM_CSCDR1, 0, 3);
  125. clk[esdhc_a_sel] = imx_clk_mux("esdhc_a_sel", MXC_CCM_CSCMR1, 20, 2,
  126. standard_pll_sel, ARRAY_SIZE(standard_pll_sel));
  127. clk[esdhc_b_sel] = imx_clk_mux("esdhc_b_sel", MXC_CCM_CSCMR1, 16, 2,
  128. standard_pll_sel, ARRAY_SIZE(standard_pll_sel));
  129. clk[esdhc_a_pred] = imx_clk_divider("esdhc_a_pred", "esdhc_a_sel", MXC_CCM_CSCDR1, 16, 3);
  130. clk[esdhc_a_podf] = imx_clk_divider("esdhc_a_podf", "esdhc_a_pred", MXC_CCM_CSCDR1, 11, 3);
  131. clk[esdhc_b_pred] = imx_clk_divider("esdhc_b_pred", "esdhc_b_sel", MXC_CCM_CSCDR1, 22, 3);
  132. clk[esdhc_b_podf] = imx_clk_divider("esdhc_b_podf", "esdhc_b_pred", MXC_CCM_CSCDR1, 19, 3);
  133. clk[esdhc_c_s] = imx_clk_mux("esdhc_c_sel", MXC_CCM_CSCMR1, 19, 1, esdhc_c_sel, ARRAY_SIZE(esdhc_c_sel));
  134. clk[esdhc_d_s] = imx_clk_mux("esdhc_d_sel", MXC_CCM_CSCMR1, 18, 1, esdhc_d_sel, ARRAY_SIZE(esdhc_d_sel));
  135. clk[emi_sel] = imx_clk_mux("emi_sel", MXC_CCM_CBCDR, 26, 1,
  136. emi_slow_sel, ARRAY_SIZE(emi_slow_sel));
  137. clk[emi_slow_podf] = imx_clk_divider("emi_slow_podf", "emi_sel", MXC_CCM_CBCDR, 22, 3);
  138. clk[nfc_podf] = imx_clk_divider("nfc_podf", "emi_slow_podf", MXC_CCM_CBCDR, 13, 3);
  139. clk[ecspi_sel] = imx_clk_mux("ecspi_sel", MXC_CCM_CSCMR1, 4, 2,
  140. standard_pll_sel, ARRAY_SIZE(standard_pll_sel));
  141. clk[ecspi_pred] = imx_clk_divider("ecspi_pred", "ecspi_sel", MXC_CCM_CSCDR2, 25, 3);
  142. clk[ecspi_podf] = imx_clk_divider("ecspi_podf", "ecspi_pred", MXC_CCM_CSCDR2, 19, 6);
  143. clk[usboh3_sel] = imx_clk_mux("usboh3_sel", MXC_CCM_CSCMR1, 22, 2,
  144. standard_pll_sel, ARRAY_SIZE(standard_pll_sel));
  145. clk[usboh3_pred] = imx_clk_divider("usboh3_pred", "usboh3_sel", MXC_CCM_CSCDR1, 8, 3);
  146. clk[usboh3_podf] = imx_clk_divider("usboh3_podf", "usboh3_pred", MXC_CCM_CSCDR1, 6, 2);
  147. clk[usb_phy_pred] = imx_clk_divider("usb_phy_pred", "pll3_sw", MXC_CCM_CDCDR, 3, 3);
  148. clk[usb_phy_podf] = imx_clk_divider("usb_phy_podf", "usb_phy_pred", MXC_CCM_CDCDR, 0, 3);
  149. clk[usb_phy_sel] = imx_clk_mux("usb_phy_sel", MXC_CCM_CSCMR1, 26, 1,
  150. usb_phy_sel_str, ARRAY_SIZE(usb_phy_sel_str));
  151. clk[cpu_podf] = imx_clk_divider("cpu_podf", "pll1_sw", MXC_CCM_CACRR, 0, 3);
  152. clk[di_pred] = imx_clk_divider("di_pred", "pll3_sw", MXC_CCM_CDCDR, 6, 3);
  153. clk[tve_di] = imx_clk_fixed("tve_di", 65000000); /* FIXME */
  154. clk[tve_s] = imx_clk_mux("tve_sel", MXC_CCM_CSCMR1, 7, 1, tve_sel, ARRAY_SIZE(tve_sel));
  155. clk[iim_gate] = imx_clk_gate2("iim_gate", "ipg", MXC_CCM_CCGR0, 30);
  156. clk[uart1_ipg_gate] = imx_clk_gate2("uart1_ipg_gate", "ipg", MXC_CCM_CCGR1, 6);
  157. clk[uart1_per_gate] = imx_clk_gate2("uart1_per_gate", "uart_root", MXC_CCM_CCGR1, 8);
  158. clk[uart2_ipg_gate] = imx_clk_gate2("uart2_ipg_gate", "ipg", MXC_CCM_CCGR1, 10);
  159. clk[uart2_per_gate] = imx_clk_gate2("uart2_per_gate", "uart_root", MXC_CCM_CCGR1, 12);
  160. clk[uart3_ipg_gate] = imx_clk_gate2("uart3_ipg_gate", "ipg", MXC_CCM_CCGR1, 14);
  161. clk[uart3_per_gate] = imx_clk_gate2("uart3_per_gate", "uart_root", MXC_CCM_CCGR1, 16);
  162. clk[i2c1_gate] = imx_clk_gate2("i2c1_gate", "per_root", MXC_CCM_CCGR1, 18);
  163. clk[i2c2_gate] = imx_clk_gate2("i2c2_gate", "per_root", MXC_CCM_CCGR1, 20);
  164. clk[pwm1_ipg_gate] = imx_clk_gate2("pwm1_ipg_gate", "ipg", MXC_CCM_CCGR2, 10);
  165. clk[pwm1_hf_gate] = imx_clk_gate2("pwm1_hf_gate", "per_root", MXC_CCM_CCGR2, 12);
  166. clk[pwm2_ipg_gate] = imx_clk_gate2("pwm2_ipg_gate", "ipg", MXC_CCM_CCGR2, 14);
  167. clk[pwm2_hf_gate] = imx_clk_gate2("pwm2_hf_gate", "per_root", MXC_CCM_CCGR2, 16);
  168. clk[gpt_ipg_gate] = imx_clk_gate2("gpt_ipg_gate", "ipg", MXC_CCM_CCGR2, 18);
  169. clk[gpt_hf_gate] = imx_clk_gate2("gpt_hf_gate", "per_root", MXC_CCM_CCGR2, 20);
  170. clk[fec_gate] = imx_clk_gate2("fec_gate", "ipg", MXC_CCM_CCGR2, 24);
  171. clk[usboh3_gate] = imx_clk_gate2("usboh3_gate", "ipg", MXC_CCM_CCGR2, 26);
  172. clk[usboh3_per_gate] = imx_clk_gate2("usboh3_per_gate", "usboh3_podf", MXC_CCM_CCGR2, 28);
  173. clk[esdhc1_ipg_gate] = imx_clk_gate2("esdhc1_ipg_gate", "ipg", MXC_CCM_CCGR3, 0);
  174. clk[esdhc2_ipg_gate] = imx_clk_gate2("esdhc2_ipg_gate", "ipg", MXC_CCM_CCGR3, 4);
  175. clk[esdhc3_ipg_gate] = imx_clk_gate2("esdhc3_ipg_gate", "ipg", MXC_CCM_CCGR3, 8);
  176. clk[esdhc4_ipg_gate] = imx_clk_gate2("esdhc4_ipg_gate", "ipg", MXC_CCM_CCGR3, 12);
  177. clk[ssi1_ipg_gate] = imx_clk_gate2("ssi1_ipg_gate", "ipg", MXC_CCM_CCGR3, 16);
  178. clk[ssi2_ipg_gate] = imx_clk_gate2("ssi2_ipg_gate", "ipg", MXC_CCM_CCGR3, 20);
  179. clk[ssi3_ipg_gate] = imx_clk_gate2("ssi3_ipg_gate", "ipg", MXC_CCM_CCGR3, 24);
  180. clk[ecspi1_ipg_gate] = imx_clk_gate2("ecspi1_ipg_gate", "ipg", MXC_CCM_CCGR4, 18);
  181. clk[ecspi1_per_gate] = imx_clk_gate2("ecspi1_per_gate", "ecspi_podf", MXC_CCM_CCGR4, 20);
  182. clk[ecspi2_ipg_gate] = imx_clk_gate2("ecspi2_ipg_gate", "ipg", MXC_CCM_CCGR4, 22);
  183. clk[ecspi2_per_gate] = imx_clk_gate2("ecspi2_per_gate", "ecspi_podf", MXC_CCM_CCGR4, 24);
  184. clk[cspi_ipg_gate] = imx_clk_gate2("cspi_ipg_gate", "ipg", MXC_CCM_CCGR4, 26);
  185. clk[sdma_gate] = imx_clk_gate2("sdma_gate", "ipg", MXC_CCM_CCGR4, 30);
  186. clk[emi_fast_gate] = imx_clk_gate2("emi_fast_gate", "dummy", MXC_CCM_CCGR5, 14);
  187. clk[emi_slow_gate] = imx_clk_gate2("emi_slow_gate", "emi_slow_podf", MXC_CCM_CCGR5, 16);
  188. clk[ipu_s] = imx_clk_mux("ipu_sel", MXC_CCM_CBCMR, 6, 2, ipu_sel, ARRAY_SIZE(ipu_sel));
  189. clk[ipu_gate] = imx_clk_gate2("ipu_gate", "ipu_sel", MXC_CCM_CCGR5, 10);
  190. clk[nfc_gate] = imx_clk_gate2("nfc_gate", "nfc_podf", MXC_CCM_CCGR5, 20);
  191. clk[ipu_di0_gate] = imx_clk_gate2("ipu_di0_gate", "ipu_di0_sel", MXC_CCM_CCGR6, 10);
  192. clk[ipu_di1_gate] = imx_clk_gate2("ipu_di1_gate", "ipu_di1_sel", MXC_CCM_CCGR6, 12);
  193. clk[vpu_s] = imx_clk_mux("vpu_sel", MXC_CCM_CBCMR, 14, 2, vpu_sel, ARRAY_SIZE(vpu_sel));
  194. clk[vpu_gate] = imx_clk_gate2("vpu_gate", "vpu_sel", MXC_CCM_CCGR5, 6);
  195. clk[vpu_reference_gate] = imx_clk_gate2("vpu_reference_gate", "osc", MXC_CCM_CCGR5, 8);
  196. clk[uart4_ipg_gate] = imx_clk_gate2("uart4_ipg_gate", "ipg", MXC_CCM_CCGR7, 8);
  197. clk[uart4_per_gate] = imx_clk_gate2("uart4_per_gate", "uart_root", MXC_CCM_CCGR7, 10);
  198. clk[uart5_ipg_gate] = imx_clk_gate2("uart5_ipg_gate", "ipg", MXC_CCM_CCGR7, 12);
  199. clk[uart5_per_gate] = imx_clk_gate2("uart5_per_gate", "uart_root", MXC_CCM_CCGR7, 14);
  200. clk[gpc_dvfs] = imx_clk_gate2("gpc_dvfs", "dummy", MXC_CCM_CCGR5, 24);
  201. clk[ssi_apm] = imx_clk_mux("ssi_apm", MXC_CCM_CSCMR1, 8, 2, ssi_apm_sels, ARRAY_SIZE(ssi_apm_sels));
  202. clk[ssi1_root_sel] = imx_clk_mux("ssi1_root_sel", MXC_CCM_CSCMR1, 14, 2, ssi_clk_sels, ARRAY_SIZE(ssi_clk_sels));
  203. clk[ssi2_root_sel] = imx_clk_mux("ssi2_root_sel", MXC_CCM_CSCMR1, 12, 2, ssi_clk_sels, ARRAY_SIZE(ssi_clk_sels));
  204. clk[ssi3_root_sel] = imx_clk_mux("ssi3_root_sel", MXC_CCM_CSCMR1, 11, 1, ssi3_clk_sels, ARRAY_SIZE(ssi3_clk_sels));
  205. clk[ssi_ext1_sel] = imx_clk_mux("ssi_ext1_sel", MXC_CCM_CSCMR1, 28, 2, ssi_clk_sels, ARRAY_SIZE(ssi_clk_sels));
  206. clk[ssi_ext2_sel] = imx_clk_mux("ssi_ext2_sel", MXC_CCM_CSCMR1, 30, 2, ssi_clk_sels, ARRAY_SIZE(ssi_clk_sels));
  207. clk[ssi_ext1_com_sel] = imx_clk_mux("ssi_ext1_com_sel", MXC_CCM_CSCMR1, 0, 1, ssi_ext1_com_sels, ARRAY_SIZE(ssi_ext1_com_sels));
  208. clk[ssi_ext2_com_sel] = imx_clk_mux("ssi_ext2_com_sel", MXC_CCM_CSCMR1, 1, 1, ssi_ext2_com_sels, ARRAY_SIZE(ssi_ext2_com_sels));
  209. clk[ssi1_root_pred] = imx_clk_divider("ssi1_root_pred", "ssi1_root_sel", MXC_CCM_CS1CDR, 6, 3);
  210. clk[ssi1_root_podf] = imx_clk_divider("ssi1_root_podf", "ssi1_root_pred", MXC_CCM_CS1CDR, 0, 6);
  211. clk[ssi2_root_pred] = imx_clk_divider("ssi2_root_pred", "ssi2_root_sel", MXC_CCM_CS2CDR, 6, 3);
  212. clk[ssi2_root_podf] = imx_clk_divider("ssi2_root_podf", "ssi2_root_pred", MXC_CCM_CS2CDR, 0, 6);
  213. clk[ssi_ext1_pred] = imx_clk_divider("ssi_ext1_pred", "ssi_ext1_sel", MXC_CCM_CS1CDR, 22, 3);
  214. clk[ssi_ext1_podf] = imx_clk_divider("ssi_ext1_podf", "ssi_ext1_pred", MXC_CCM_CS1CDR, 16, 6);
  215. clk[ssi_ext2_pred] = imx_clk_divider("ssi_ext2_pred", "ssi_ext2_sel", MXC_CCM_CS2CDR, 22, 3);
  216. clk[ssi_ext2_podf] = imx_clk_divider("ssi_ext2_podf", "ssi_ext2_pred", MXC_CCM_CS2CDR, 16, 6);
  217. clk[ssi1_root_gate] = imx_clk_gate2("ssi1_root_gate", "ssi1_root_podf", MXC_CCM_CCGR3, 18);
  218. clk[ssi2_root_gate] = imx_clk_gate2("ssi2_root_gate", "ssi2_root_podf", MXC_CCM_CCGR3, 22);
  219. clk[ssi3_root_gate] = imx_clk_gate2("ssi3_root_gate", "ssi3_root_sel", MXC_CCM_CCGR3, 26);
  220. clk[ssi_ext1_gate] = imx_clk_gate2("ssi_ext1_gate", "ssi_ext1_com_sel", MXC_CCM_CCGR3, 28);
  221. clk[ssi_ext2_gate] = imx_clk_gate2("ssi_ext2_gate", "ssi_ext2_com_sel", MXC_CCM_CCGR3, 30);
  222. clk[epit1_ipg_gate] = imx_clk_gate2("epit1_ipg_gate", "ipg", MXC_CCM_CCGR2, 2);
  223. clk[epit1_hf_gate] = imx_clk_gate2("epit1_hf_gate", "per_root", MXC_CCM_CCGR2, 4);
  224. clk[epit2_ipg_gate] = imx_clk_gate2("epit2_ipg_gate", "ipg", MXC_CCM_CCGR2, 6);
  225. clk[epit2_hf_gate] = imx_clk_gate2("epit2_hf_gate", "per_root", MXC_CCM_CCGR2, 8);
  226. clk[owire_gate] = imx_clk_gate2("owire_gate", "per_root", MXC_CCM_CCGR2, 22);
  227. for (i = 0; i < ARRAY_SIZE(clk); i++)
  228. if (IS_ERR(clk[i]))
  229. pr_err("i.MX5 clk %d: register failed with %ld\n",
  230. i, PTR_ERR(clk[i]));
  231. clk_register_clkdev(clk[gpt_hf_gate], "per", "imx-gpt.0");
  232. clk_register_clkdev(clk[gpt_ipg_gate], "ipg", "imx-gpt.0");
  233. clk_register_clkdev(clk[uart1_per_gate], "per", "imx21-uart.0");
  234. clk_register_clkdev(clk[uart1_ipg_gate], "ipg", "imx21-uart.0");
  235. clk_register_clkdev(clk[uart2_per_gate], "per", "imx21-uart.1");
  236. clk_register_clkdev(clk[uart2_ipg_gate], "ipg", "imx21-uart.1");
  237. clk_register_clkdev(clk[uart3_per_gate], "per", "imx21-uart.2");
  238. clk_register_clkdev(clk[uart3_ipg_gate], "ipg", "imx21-uart.2");
  239. clk_register_clkdev(clk[uart4_per_gate], "per", "imx21-uart.3");
  240. clk_register_clkdev(clk[uart4_ipg_gate], "ipg", "imx21-uart.3");
  241. clk_register_clkdev(clk[uart5_per_gate], "per", "imx21-uart.4");
  242. clk_register_clkdev(clk[uart5_ipg_gate], "ipg", "imx21-uart.4");
  243. clk_register_clkdev(clk[ecspi1_per_gate], "per", "imx51-ecspi.0");
  244. clk_register_clkdev(clk[ecspi1_ipg_gate], "ipg", "imx51-ecspi.0");
  245. clk_register_clkdev(clk[ecspi2_per_gate], "per", "imx51-ecspi.1");
  246. clk_register_clkdev(clk[ecspi2_ipg_gate], "ipg", "imx51-ecspi.1");
  247. clk_register_clkdev(clk[cspi_ipg_gate], NULL, "imx35-cspi.2");
  248. clk_register_clkdev(clk[pwm1_ipg_gate], "pwm", "mxc_pwm.0");
  249. clk_register_clkdev(clk[pwm2_ipg_gate], "pwm", "mxc_pwm.1");
  250. clk_register_clkdev(clk[i2c1_gate], NULL, "imx21-i2c.0");
  251. clk_register_clkdev(clk[i2c2_gate], NULL, "imx21-i2c.1");
  252. clk_register_clkdev(clk[usboh3_per_gate], "per", "mxc-ehci.0");
  253. clk_register_clkdev(clk[usboh3_gate], "ipg", "mxc-ehci.0");
  254. clk_register_clkdev(clk[usboh3_gate], "ahb", "mxc-ehci.0");
  255. clk_register_clkdev(clk[usboh3_per_gate], "per", "mxc-ehci.1");
  256. clk_register_clkdev(clk[usboh3_gate], "ipg", "mxc-ehci.1");
  257. clk_register_clkdev(clk[usboh3_gate], "ahb", "mxc-ehci.1");
  258. clk_register_clkdev(clk[usboh3_per_gate], "per", "mxc-ehci.2");
  259. clk_register_clkdev(clk[usboh3_gate], "ipg", "mxc-ehci.2");
  260. clk_register_clkdev(clk[usboh3_gate], "ahb", "mxc-ehci.2");
  261. clk_register_clkdev(clk[usboh3_per_gate], "per", "imx-udc-mx51");
  262. clk_register_clkdev(clk[usboh3_gate], "ipg", "imx-udc-mx51");
  263. clk_register_clkdev(clk[usboh3_gate], "ahb", "imx-udc-mx51");
  264. clk_register_clkdev(clk[nfc_gate], NULL, "imx51-nand");
  265. clk_register_clkdev(clk[ssi1_ipg_gate], NULL, "imx-ssi.0");
  266. clk_register_clkdev(clk[ssi2_ipg_gate], NULL, "imx-ssi.1");
  267. clk_register_clkdev(clk[ssi3_ipg_gate], NULL, "imx-ssi.2");
  268. clk_register_clkdev(clk[ssi_ext1_gate], "ssi_ext1", NULL);
  269. clk_register_clkdev(clk[ssi_ext2_gate], "ssi_ext2", NULL);
  270. clk_register_clkdev(clk[sdma_gate], NULL, "imx35-sdma");
  271. clk_register_clkdev(clk[cpu_podf], "cpu", NULL);
  272. clk_register_clkdev(clk[iim_gate], "iim", NULL);
  273. clk_register_clkdev(clk[dummy], NULL, "imx2-wdt.0");
  274. clk_register_clkdev(clk[dummy], NULL, "imx2-wdt.1");
  275. clk_register_clkdev(clk[dummy], NULL, "imx-keypad");
  276. clk_register_clkdev(clk[tve_gate], NULL, "imx-tve.0");
  277. clk_register_clkdev(clk[ipu_di1_gate], "di1", "imx-tve.0");
  278. clk_register_clkdev(clk[gpc_dvfs], "gpc_dvfs", NULL);
  279. clk_register_clkdev(clk[epit1_ipg_gate], "ipg", "imx-epit.0");
  280. clk_register_clkdev(clk[epit1_hf_gate], "per", "imx-epit.0");
  281. clk_register_clkdev(clk[epit2_ipg_gate], "ipg", "imx-epit.1");
  282. clk_register_clkdev(clk[epit2_hf_gate], "per", "imx-epit.1");
  283. /* Set SDHC parents to be PLL2 */
  284. clk_set_parent(clk[esdhc_a_sel], clk[pll2_sw]);
  285. clk_set_parent(clk[esdhc_b_sel], clk[pll2_sw]);
  286. /* move usb phy clk to 24MHz */
  287. clk_set_parent(clk[usb_phy_sel], clk[osc]);
  288. clk_prepare_enable(clk[gpc_dvfs]);
  289. clk_prepare_enable(clk[ahb_max]); /* esdhc3 */
  290. clk_prepare_enable(clk[aips_tz1]);
  291. clk_prepare_enable(clk[aips_tz2]); /* fec */
  292. clk_prepare_enable(clk[spba]);
  293. clk_prepare_enable(clk[emi_fast_gate]); /* fec */
  294. clk_prepare_enable(clk[emi_slow_gate]); /* eim */
  295. clk_prepare_enable(clk[mipi_hsc1_gate]);
  296. clk_prepare_enable(clk[mipi_hsc2_gate]);
  297. clk_prepare_enable(clk[mipi_esc_gate]);
  298. clk_prepare_enable(clk[mipi_hsp_gate]);
  299. clk_prepare_enable(clk[tmax1]);
  300. clk_prepare_enable(clk[tmax2]); /* esdhc2, fec */
  301. clk_prepare_enable(clk[tmax3]); /* esdhc1, esdhc4 */
  302. }
  303. int __init mx51_clocks_init(unsigned long rate_ckil, unsigned long rate_osc,
  304. unsigned long rate_ckih1, unsigned long rate_ckih2)
  305. {
  306. int i;
  307. u32 val;
  308. struct device_node *np;
  309. clk[pll1_sw] = imx_clk_pllv2("pll1_sw", "osc", MX51_DPLL1_BASE);
  310. clk[pll2_sw] = imx_clk_pllv2("pll2_sw", "osc", MX51_DPLL2_BASE);
  311. clk[pll3_sw] = imx_clk_pllv2("pll3_sw", "osc", MX51_DPLL3_BASE);
  312. clk[ipu_di0_sel] = imx_clk_mux("ipu_di0_sel", MXC_CCM_CSCMR2, 26, 3,
  313. mx51_ipu_di0_sel, ARRAY_SIZE(mx51_ipu_di0_sel));
  314. clk[ipu_di1_sel] = imx_clk_mux("ipu_di1_sel", MXC_CCM_CSCMR2, 29, 3,
  315. mx51_ipu_di1_sel, ARRAY_SIZE(mx51_ipu_di1_sel));
  316. clk[tve_ext_sel] = imx_clk_mux("tve_ext_sel", MXC_CCM_CSCMR1, 6, 1,
  317. mx51_tve_ext_sel, ARRAY_SIZE(mx51_tve_ext_sel));
  318. clk[tve_gate] = imx_clk_gate2("tve_gate", "tve_sel", MXC_CCM_CCGR2, 30);
  319. clk[tve_pred] = imx_clk_divider("tve_pred", "pll3_sw", MXC_CCM_CDCDR, 28, 3);
  320. clk[esdhc1_per_gate] = imx_clk_gate2("esdhc1_per_gate", "esdhc_a_podf", MXC_CCM_CCGR3, 2);
  321. clk[esdhc2_per_gate] = imx_clk_gate2("esdhc2_per_gate", "esdhc_b_podf", MXC_CCM_CCGR3, 6);
  322. clk[esdhc3_per_gate] = imx_clk_gate2("esdhc3_per_gate", "esdhc_c_sel", MXC_CCM_CCGR3, 10);
  323. clk[esdhc4_per_gate] = imx_clk_gate2("esdhc4_per_gate", "esdhc_d_sel", MXC_CCM_CCGR3, 14);
  324. clk[usb_phy_gate] = imx_clk_gate2("usb_phy_gate", "usb_phy_sel", MXC_CCM_CCGR2, 0);
  325. clk[hsi2c_gate] = imx_clk_gate2("hsi2c_gate", "ipg", MXC_CCM_CCGR1, 22);
  326. clk[mipi_hsc1_gate] = imx_clk_gate2("mipi_hsc1_gate", "ipg", MXC_CCM_CCGR4, 6);
  327. clk[mipi_hsc2_gate] = imx_clk_gate2("mipi_hsc2_gate", "ipg", MXC_CCM_CCGR4, 8);
  328. clk[mipi_esc_gate] = imx_clk_gate2("mipi_esc_gate", "ipg", MXC_CCM_CCGR4, 10);
  329. clk[mipi_hsp_gate] = imx_clk_gate2("mipi_hsp_gate", "ipg", MXC_CCM_CCGR4, 12);
  330. for (i = 0; i < ARRAY_SIZE(clk); i++)
  331. if (IS_ERR(clk[i]))
  332. pr_err("i.MX51 clk %d: register failed with %ld\n",
  333. i, PTR_ERR(clk[i]));
  334. np = of_find_compatible_node(NULL, NULL, "fsl,imx51-ccm");
  335. clk_data.clks = clk;
  336. clk_data.clk_num = ARRAY_SIZE(clk);
  337. of_clk_add_provider(np, of_clk_src_onecell_get, &clk_data);
  338. mx5_clocks_common_init(rate_ckil, rate_osc, rate_ckih1, rate_ckih2);
  339. clk_register_clkdev(clk[hsi2c_gate], NULL, "imx21-i2c.2");
  340. clk_register_clkdev(clk[mx51_mipi], "mipi_hsp", NULL);
  341. clk_register_clkdev(clk[vpu_gate], NULL, "imx51-vpu.0");
  342. clk_register_clkdev(clk[fec_gate], NULL, "imx27-fec.0");
  343. clk_register_clkdev(clk[ipu_gate], "bus", "40000000.ipu");
  344. clk_register_clkdev(clk[ipu_di0_gate], "di0", "40000000.ipu");
  345. clk_register_clkdev(clk[ipu_di1_gate], "di1", "40000000.ipu");
  346. clk_register_clkdev(clk[usb_phy_gate], "phy", "mxc-ehci.0");
  347. clk_register_clkdev(clk[esdhc1_ipg_gate], "ipg", "sdhci-esdhc-imx51.0");
  348. clk_register_clkdev(clk[dummy], "ahb", "sdhci-esdhc-imx51.0");
  349. clk_register_clkdev(clk[esdhc1_per_gate], "per", "sdhci-esdhc-imx51.0");
  350. clk_register_clkdev(clk[esdhc2_ipg_gate], "ipg", "sdhci-esdhc-imx51.1");
  351. clk_register_clkdev(clk[dummy], "ahb", "sdhci-esdhc-imx51.1");
  352. clk_register_clkdev(clk[esdhc2_per_gate], "per", "sdhci-esdhc-imx51.1");
  353. clk_register_clkdev(clk[esdhc3_ipg_gate], "ipg", "sdhci-esdhc-imx51.2");
  354. clk_register_clkdev(clk[dummy], "ahb", "sdhci-esdhc-imx51.2");
  355. clk_register_clkdev(clk[esdhc3_per_gate], "per", "sdhci-esdhc-imx51.2");
  356. clk_register_clkdev(clk[esdhc4_ipg_gate], "ipg", "sdhci-esdhc-imx51.3");
  357. clk_register_clkdev(clk[dummy], "ahb", "sdhci-esdhc-imx51.3");
  358. clk_register_clkdev(clk[esdhc4_per_gate], "per", "sdhci-esdhc-imx51.3");
  359. /* set the usboh3 parent to pll2_sw */
  360. clk_set_parent(clk[usboh3_sel], clk[pll2_sw]);
  361. /* set SDHC root clock to 166.25MHZ*/
  362. clk_set_rate(clk[esdhc_a_podf], 166250000);
  363. clk_set_rate(clk[esdhc_b_podf], 166250000);
  364. /* System timer */
  365. mxc_timer_init(MX51_IO_ADDRESS(MX51_GPT1_BASE_ADDR), MX51_INT_GPT);
  366. clk_prepare_enable(clk[iim_gate]);
  367. imx_print_silicon_rev("i.MX51", mx51_revision());
  368. clk_disable_unprepare(clk[iim_gate]);
  369. /*
  370. * Reference Manual says: Functionality of CCDR[18] and CLPCR[23] is no
  371. * longer supported. Set to one for better power saving.
  372. *
  373. * The effect of not setting these bits is that MIPI clocks can't be
  374. * enabled without the IPU clock being enabled aswell.
  375. */
  376. val = readl(MXC_CCM_CCDR);
  377. val |= 1 << 18;
  378. writel(val, MXC_CCM_CCDR);
  379. val = readl(MXC_CCM_CLPCR);
  380. val |= 1 << 23;
  381. writel(val, MXC_CCM_CLPCR);
  382. return 0;
  383. }
  384. int __init mx53_clocks_init(unsigned long rate_ckil, unsigned long rate_osc,
  385. unsigned long rate_ckih1, unsigned long rate_ckih2)
  386. {
  387. int i;
  388. unsigned long r;
  389. struct device_node *np;
  390. clk[pll1_sw] = imx_clk_pllv2("pll1_sw", "osc", MX53_DPLL1_BASE);
  391. clk[pll2_sw] = imx_clk_pllv2("pll2_sw", "osc", MX53_DPLL2_BASE);
  392. clk[pll3_sw] = imx_clk_pllv2("pll3_sw", "osc", MX53_DPLL3_BASE);
  393. clk[pll4_sw] = imx_clk_pllv2("pll4_sw", "osc", MX53_DPLL4_BASE);
  394. clk[ldb_di1_sel] = imx_clk_mux("ldb_di1_sel", MXC_CCM_CSCMR2, 9, 1,
  395. mx53_ldb_di1_sel, ARRAY_SIZE(mx53_ldb_di1_sel));
  396. clk[ldb_di1_div_3_5] = imx_clk_fixed_factor("ldb_di1_div_3_5", "ldb_di1_sel", 2, 7);
  397. clk[ldb_di1_div] = imx_clk_divider("ldb_di1_div", "ldb_di1_div_3_5", MXC_CCM_CSCMR2, 11, 1);
  398. clk[di_pll4_podf] = imx_clk_divider("di_pll4_podf", "pll4_sw", MXC_CCM_CDCDR, 16, 3);
  399. clk[ldb_di0_sel] = imx_clk_mux("ldb_di0_sel", MXC_CCM_CSCMR2, 8, 1,
  400. mx53_ldb_di0_sel, ARRAY_SIZE(mx53_ldb_di0_sel));
  401. clk[ldb_di0_div_3_5] = imx_clk_fixed_factor("ldb_di0_div_3_5", "ldb_di0_sel", 2, 7);
  402. clk[ldb_di0_div] = imx_clk_divider("ldb_di0_div", "ldb_di0_div_3_5", MXC_CCM_CSCMR2, 10, 1);
  403. clk[ldb_di0_gate] = imx_clk_gate2("ldb_di0_gate", "ldb_di0_div", MXC_CCM_CCGR6, 28);
  404. clk[ldb_di1_gate] = imx_clk_gate2("ldb_di1_gate", "ldb_di1_div", MXC_CCM_CCGR6, 30);
  405. clk[ipu_di0_sel] = imx_clk_mux("ipu_di0_sel", MXC_CCM_CSCMR2, 26, 3,
  406. mx53_ipu_di0_sel, ARRAY_SIZE(mx53_ipu_di0_sel));
  407. clk[ipu_di1_sel] = imx_clk_mux("ipu_di1_sel", MXC_CCM_CSCMR2, 29, 3,
  408. mx53_ipu_di1_sel, ARRAY_SIZE(mx53_ipu_di1_sel));
  409. clk[tve_ext_sel] = imx_clk_mux("tve_ext_sel", MXC_CCM_CSCMR1, 6, 1,
  410. mx53_tve_ext_sel, ARRAY_SIZE(mx53_tve_ext_sel));
  411. clk[tve_gate] = imx_clk_gate2("tve_gate", "tve_pred", MXC_CCM_CCGR2, 30);
  412. clk[tve_pred] = imx_clk_divider("tve_pred", "tve_ext_sel", MXC_CCM_CDCDR, 28, 3);
  413. clk[esdhc1_per_gate] = imx_clk_gate2("esdhc1_per_gate", "esdhc_a_podf", MXC_CCM_CCGR3, 2);
  414. clk[esdhc2_per_gate] = imx_clk_gate2("esdhc2_per_gate", "esdhc_c_sel", MXC_CCM_CCGR3, 6);
  415. clk[esdhc3_per_gate] = imx_clk_gate2("esdhc3_per_gate", "esdhc_b_podf", MXC_CCM_CCGR3, 10);
  416. clk[esdhc4_per_gate] = imx_clk_gate2("esdhc4_per_gate", "esdhc_d_sel", MXC_CCM_CCGR3, 14);
  417. clk[usb_phy1_gate] = imx_clk_gate2("usb_phy1_gate", "usb_phy_sel", MXC_CCM_CCGR4, 10);
  418. clk[usb_phy2_gate] = imx_clk_gate2("usb_phy2_gate", "usb_phy_sel", MXC_CCM_CCGR4, 12);
  419. clk[can_sel] = imx_clk_mux("can_sel", MXC_CCM_CSCMR2, 6, 2,
  420. mx53_can_sel, ARRAY_SIZE(mx53_can_sel));
  421. clk[can1_serial_gate] = imx_clk_gate2("can1_serial_gate", "can_sel", MXC_CCM_CCGR6, 22);
  422. clk[can1_ipg_gate] = imx_clk_gate2("can1_ipg_gate", "ipg", MXC_CCM_CCGR6, 20);
  423. clk[can2_serial_gate] = imx_clk_gate2("can2_serial_gate", "can_sel", MXC_CCM_CCGR4, 8);
  424. clk[can2_ipg_gate] = imx_clk_gate2("can2_ipg_gate", "ipg", MXC_CCM_CCGR4, 6);
  425. clk[i2c3_gate] = imx_clk_gate2("i2c3_gate", "per_root", MXC_CCM_CCGR1, 22);
  426. for (i = 0; i < ARRAY_SIZE(clk); i++)
  427. if (IS_ERR(clk[i]))
  428. pr_err("i.MX53 clk %d: register failed with %ld\n",
  429. i, PTR_ERR(clk[i]));
  430. np = of_find_compatible_node(NULL, NULL, "fsl,imx53-ccm");
  431. clk_data.clks = clk;
  432. clk_data.clk_num = ARRAY_SIZE(clk);
  433. of_clk_add_provider(np, of_clk_src_onecell_get, &clk_data);
  434. mx5_clocks_common_init(rate_ckil, rate_osc, rate_ckih1, rate_ckih2);
  435. clk_register_clkdev(clk[vpu_gate], NULL, "imx53-vpu.0");
  436. clk_register_clkdev(clk[i2c3_gate], NULL, "imx21-i2c.2");
  437. clk_register_clkdev(clk[fec_gate], NULL, "imx25-fec.0");
  438. clk_register_clkdev(clk[ipu_gate], "bus", "18000000.ipu");
  439. clk_register_clkdev(clk[ipu_di0_gate], "di0", "18000000.ipu");
  440. clk_register_clkdev(clk[ipu_di1_gate], "di1", "18000000.ipu");
  441. clk_register_clkdev(clk[ipu_gate], "hsp", "18000000.ipu");
  442. clk_register_clkdev(clk[usb_phy1_gate], "usb_phy1", "mxc-ehci.0");
  443. clk_register_clkdev(clk[esdhc1_ipg_gate], "ipg", "sdhci-esdhc-imx53.0");
  444. clk_register_clkdev(clk[dummy], "ahb", "sdhci-esdhc-imx53.0");
  445. clk_register_clkdev(clk[esdhc1_per_gate], "per", "sdhci-esdhc-imx53.0");
  446. clk_register_clkdev(clk[esdhc2_ipg_gate], "ipg", "sdhci-esdhc-imx53.1");
  447. clk_register_clkdev(clk[dummy], "ahb", "sdhci-esdhc-imx53.1");
  448. clk_register_clkdev(clk[esdhc2_per_gate], "per", "sdhci-esdhc-imx53.1");
  449. clk_register_clkdev(clk[esdhc3_ipg_gate], "ipg", "sdhci-esdhc-imx53.2");
  450. clk_register_clkdev(clk[dummy], "ahb", "sdhci-esdhc-imx53.2");
  451. clk_register_clkdev(clk[esdhc3_per_gate], "per", "sdhci-esdhc-imx53.2");
  452. clk_register_clkdev(clk[esdhc4_ipg_gate], "ipg", "sdhci-esdhc-imx53.3");
  453. clk_register_clkdev(clk[dummy], "ahb", "sdhci-esdhc-imx53.3");
  454. clk_register_clkdev(clk[esdhc4_per_gate], "per", "sdhci-esdhc-imx53.3");
  455. /* set SDHC root clock to 200MHZ*/
  456. clk_set_rate(clk[esdhc_a_podf], 200000000);
  457. clk_set_rate(clk[esdhc_b_podf], 200000000);
  458. /* System timer */
  459. mxc_timer_init(MX53_IO_ADDRESS(MX53_GPT1_BASE_ADDR), MX53_INT_GPT);
  460. clk_prepare_enable(clk[iim_gate]);
  461. imx_print_silicon_rev("i.MX53", mx53_revision());
  462. clk_disable_unprepare(clk[iim_gate]);
  463. r = clk_round_rate(clk[usboh3_per_gate], 54000000);
  464. clk_set_rate(clk[usboh3_per_gate], r);
  465. return 0;
  466. }
  467. #ifdef CONFIG_OF
  468. static void __init clk_get_freq_dt(unsigned long *ckil, unsigned long *osc,
  469. unsigned long *ckih1, unsigned long *ckih2)
  470. {
  471. struct device_node *np;
  472. /* retrieve the freqency of fixed clocks from device tree */
  473. for_each_compatible_node(np, NULL, "fixed-clock") {
  474. u32 rate;
  475. if (of_property_read_u32(np, "clock-frequency", &rate))
  476. continue;
  477. if (of_device_is_compatible(np, "fsl,imx-ckil"))
  478. *ckil = rate;
  479. else if (of_device_is_compatible(np, "fsl,imx-osc"))
  480. *osc = rate;
  481. else if (of_device_is_compatible(np, "fsl,imx-ckih1"))
  482. *ckih1 = rate;
  483. else if (of_device_is_compatible(np, "fsl,imx-ckih2"))
  484. *ckih2 = rate;
  485. }
  486. }
  487. int __init mx51_clocks_init_dt(void)
  488. {
  489. unsigned long ckil, osc, ckih1, ckih2;
  490. clk_get_freq_dt(&ckil, &osc, &ckih1, &ckih2);
  491. return mx51_clocks_init(ckil, osc, ckih1, ckih2);
  492. }
  493. int __init mx53_clocks_init_dt(void)
  494. {
  495. unsigned long ckil, osc, ckih1, ckih2;
  496. clk_get_freq_dt(&ckil, &osc, &ckih1, &ckih2);
  497. return mx53_clocks_init(ckil, osc, ckih1, ckih2);
  498. }
  499. #endif