clk-imx27.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309
  1. #include <linux/clk.h>
  2. #include <linux/io.h>
  3. #include <linux/module.h>
  4. #include <linux/clkdev.h>
  5. #include <linux/err.h>
  6. #include <linux/clk-provider.h>
  7. #include <linux/of.h>
  8. #include "clk.h"
  9. #include "common.h"
  10. #include "hardware.h"
  11. #define IO_ADDR_CCM(off) (MX27_IO_ADDRESS(MX27_CCM_BASE_ADDR + (off)))
  12. /* Register offsets */
  13. #define CCM_CSCR IO_ADDR_CCM(0x0)
  14. #define CCM_MPCTL0 IO_ADDR_CCM(0x4)
  15. #define CCM_MPCTL1 IO_ADDR_CCM(0x8)
  16. #define CCM_SPCTL0 IO_ADDR_CCM(0xc)
  17. #define CCM_SPCTL1 IO_ADDR_CCM(0x10)
  18. #define CCM_OSC26MCTL IO_ADDR_CCM(0x14)
  19. #define CCM_PCDR0 IO_ADDR_CCM(0x18)
  20. #define CCM_PCDR1 IO_ADDR_CCM(0x1c)
  21. #define CCM_PCCR0 IO_ADDR_CCM(0x20)
  22. #define CCM_PCCR1 IO_ADDR_CCM(0x24)
  23. #define CCM_CCSR IO_ADDR_CCM(0x28)
  24. #define CCM_PMCTL IO_ADDR_CCM(0x2c)
  25. #define CCM_PMCOUNT IO_ADDR_CCM(0x30)
  26. #define CCM_WKGDCTL IO_ADDR_CCM(0x34)
  27. #define CCM_CSCR_UPDATE_DIS (1 << 31)
  28. #define CCM_CSCR_SSI2 (1 << 23)
  29. #define CCM_CSCR_SSI1 (1 << 22)
  30. #define CCM_CSCR_VPU (1 << 21)
  31. #define CCM_CSCR_MSHC (1 << 20)
  32. #define CCM_CSCR_SPLLRES (1 << 19)
  33. #define CCM_CSCR_MPLLRES (1 << 18)
  34. #define CCM_CSCR_SP (1 << 17)
  35. #define CCM_CSCR_MCU (1 << 16)
  36. #define CCM_CSCR_OSC26MDIV (1 << 4)
  37. #define CCM_CSCR_OSC26M (1 << 3)
  38. #define CCM_CSCR_FPM (1 << 2)
  39. #define CCM_CSCR_SPEN (1 << 1)
  40. #define CCM_CSCR_MPEN (1 << 0)
  41. /* i.MX27 TO 2+ */
  42. #define CCM_CSCR_ARM_SRC (1 << 15)
  43. #define CCM_SPCTL1_LF (1 << 15)
  44. #define CCM_SPCTL1_BRMO (1 << 6)
  45. static const char *vpu_sel_clks[] = { "spll", "mpll_main2", };
  46. static const char *cpu_sel_clks[] = { "mpll_main2", "mpll", };
  47. static const char *mpll_sel_clks[] = { "fpm", "mpll_osc_sel", };
  48. static const char *mpll_osc_sel_clks[] = { "ckih", "ckih_div1p5", };
  49. static const char *clko_sel_clks[] = {
  50. "ckil", "fpm", "ckih", "ckih",
  51. "ckih", "mpll", "spll", "cpu_div",
  52. "ahb", "ipg", "per1_div", "per2_div",
  53. "per3_div", "per4_div", "ssi1_div", "ssi2_div",
  54. "nfc_div", "mshc_div", "vpu_div", "60m",
  55. "32k", "usb_div", "dptc",
  56. };
  57. static const char *ssi_sel_clks[] = { "spll_gate", "mpll", };
  58. enum mx27_clks {
  59. dummy, ckih, ckil, mpll, spll, mpll_main2, ahb, ipg, nfc_div, per1_div,
  60. per2_div, per3_div, per4_div, vpu_sel, vpu_div, usb_div, cpu_sel,
  61. clko_sel, cpu_div, clko_div, ssi1_sel, ssi2_sel, ssi1_div, ssi2_div,
  62. clko_en, ssi2_ipg_gate, ssi1_ipg_gate, slcdc_ipg_gate, sdhc3_ipg_gate,
  63. sdhc2_ipg_gate, sdhc1_ipg_gate, scc_ipg_gate, sahara_ipg_gate,
  64. rtc_ipg_gate, pwm_ipg_gate, owire_ipg_gate, lcdc_ipg_gate,
  65. kpp_ipg_gate, iim_ipg_gate, i2c2_ipg_gate, i2c1_ipg_gate,
  66. gpt6_ipg_gate, gpt5_ipg_gate, gpt4_ipg_gate, gpt3_ipg_gate,
  67. gpt2_ipg_gate, gpt1_ipg_gate, gpio_ipg_gate, fec_ipg_gate,
  68. emma_ipg_gate, dma_ipg_gate, cspi3_ipg_gate, cspi2_ipg_gate,
  69. cspi1_ipg_gate, nfc_baud_gate, ssi2_baud_gate, ssi1_baud_gate,
  70. vpu_baud_gate, per4_gate, per3_gate, per2_gate, per1_gate,
  71. usb_ahb_gate, slcdc_ahb_gate, sahara_ahb_gate, lcdc_ahb_gate,
  72. vpu_ahb_gate, fec_ahb_gate, emma_ahb_gate, emi_ahb_gate, dma_ahb_gate,
  73. csi_ahb_gate, brom_ahb_gate, ata_ahb_gate, wdog_ipg_gate, usb_ipg_gate,
  74. uart6_ipg_gate, uart5_ipg_gate, uart4_ipg_gate, uart3_ipg_gate,
  75. uart2_ipg_gate, uart1_ipg_gate, ckih_div1p5, fpm, mpll_osc_sel,
  76. mpll_sel, spll_gate, clk_max
  77. };
  78. static struct clk *clk[clk_max];
  79. int __init mx27_clocks_init(unsigned long fref)
  80. {
  81. int i;
  82. clk[dummy] = imx_clk_fixed("dummy", 0);
  83. clk[ckih] = imx_clk_fixed("ckih", fref);
  84. clk[ckil] = imx_clk_fixed("ckil", 32768);
  85. clk[fpm] = imx_clk_fixed_factor("fpm", "ckil", 1024, 1);
  86. clk[ckih_div1p5] = imx_clk_fixed_factor("ckih_div1p5", "ckih", 2, 3);
  87. clk[mpll_osc_sel] = imx_clk_mux("mpll_osc_sel", CCM_CSCR, 4, 1,
  88. mpll_osc_sel_clks,
  89. ARRAY_SIZE(mpll_osc_sel_clks));
  90. clk[mpll_sel] = imx_clk_mux("mpll_sel", CCM_CSCR, 16, 1, mpll_sel_clks,
  91. ARRAY_SIZE(mpll_sel_clks));
  92. clk[mpll] = imx_clk_pllv1("mpll", "mpll_sel", CCM_MPCTL0);
  93. clk[spll] = imx_clk_pllv1("spll", "ckih", CCM_SPCTL0);
  94. clk[spll_gate] = imx_clk_gate("spll_gate", "spll", CCM_CSCR, 1);
  95. clk[mpll_main2] = imx_clk_fixed_factor("mpll_main2", "mpll", 2, 3);
  96. if (mx27_revision() >= IMX_CHIP_REVISION_2_0) {
  97. clk[ahb] = imx_clk_divider("ahb", "mpll_main2", CCM_CSCR, 8, 2);
  98. clk[ipg] = imx_clk_fixed_factor("ipg", "ahb", 1, 2);
  99. } else {
  100. clk[ahb] = imx_clk_divider("ahb", "mpll_main2", CCM_CSCR, 9, 4);
  101. clk[ipg] = imx_clk_divider("ipg", "ahb", CCM_CSCR, 8, 1);
  102. }
  103. clk[nfc_div] = imx_clk_divider("nfc_div", "ahb", CCM_PCDR0, 6, 4);
  104. clk[per1_div] = imx_clk_divider("per1_div", "mpll_main2", CCM_PCDR1, 0, 6);
  105. clk[per2_div] = imx_clk_divider("per2_div", "mpll_main2", CCM_PCDR1, 8, 6);
  106. clk[per3_div] = imx_clk_divider("per3_div", "mpll_main2", CCM_PCDR1, 16, 6);
  107. clk[per4_div] = imx_clk_divider("per4_div", "mpll_main2", CCM_PCDR1, 24, 6);
  108. clk[vpu_sel] = imx_clk_mux("vpu_sel", CCM_CSCR, 21, 1, vpu_sel_clks, ARRAY_SIZE(vpu_sel_clks));
  109. clk[vpu_div] = imx_clk_divider("vpu_div", "vpu_sel", CCM_PCDR0, 10, 6);
  110. clk[usb_div] = imx_clk_divider("usb_div", "spll_gate", CCM_CSCR, 28, 3);
  111. clk[cpu_sel] = imx_clk_mux("cpu_sel", CCM_CSCR, 15, 1, cpu_sel_clks, ARRAY_SIZE(cpu_sel_clks));
  112. clk[clko_sel] = imx_clk_mux("clko_sel", CCM_CCSR, 0, 5, clko_sel_clks, ARRAY_SIZE(clko_sel_clks));
  113. if (mx27_revision() >= IMX_CHIP_REVISION_2_0)
  114. clk[cpu_div] = imx_clk_divider("cpu_div", "cpu_sel", CCM_CSCR, 12, 2);
  115. else
  116. clk[cpu_div] = imx_clk_divider("cpu_div", "cpu_sel", CCM_CSCR, 13, 3);
  117. clk[clko_div] = imx_clk_divider("clko_div", "clko_sel", CCM_PCDR0, 22, 3);
  118. clk[ssi1_sel] = imx_clk_mux("ssi1_sel", CCM_CSCR, 22, 1, ssi_sel_clks, ARRAY_SIZE(ssi_sel_clks));
  119. clk[ssi2_sel] = imx_clk_mux("ssi2_sel", CCM_CSCR, 23, 1, ssi_sel_clks, ARRAY_SIZE(ssi_sel_clks));
  120. clk[ssi1_div] = imx_clk_divider("ssi1_div", "ssi1_sel", CCM_PCDR0, 16, 6);
  121. clk[ssi2_div] = imx_clk_divider("ssi2_div", "ssi2_sel", CCM_PCDR0, 26, 6);
  122. clk[clko_en] = imx_clk_gate("clko_en", "clko_div", CCM_PCCR0, 0);
  123. clk[ssi2_ipg_gate] = imx_clk_gate("ssi2_ipg_gate", "ipg", CCM_PCCR0, 0);
  124. clk[ssi1_ipg_gate] = imx_clk_gate("ssi1_ipg_gate", "ipg", CCM_PCCR0, 1);
  125. clk[slcdc_ipg_gate] = imx_clk_gate("slcdc_ipg_gate", "ipg", CCM_PCCR0, 2);
  126. clk[sdhc3_ipg_gate] = imx_clk_gate("sdhc3_ipg_gate", "ipg", CCM_PCCR0, 3);
  127. clk[sdhc2_ipg_gate] = imx_clk_gate("sdhc2_ipg_gate", "ipg", CCM_PCCR0, 4);
  128. clk[sdhc1_ipg_gate] = imx_clk_gate("sdhc1_ipg_gate", "ipg", CCM_PCCR0, 5);
  129. clk[scc_ipg_gate] = imx_clk_gate("scc_ipg_gate", "ipg", CCM_PCCR0, 6);
  130. clk[sahara_ipg_gate] = imx_clk_gate("sahara_ipg_gate", "ipg", CCM_PCCR0, 7);
  131. clk[rtc_ipg_gate] = imx_clk_gate("rtc_ipg_gate", "ipg", CCM_PCCR0, 9);
  132. clk[pwm_ipg_gate] = imx_clk_gate("pwm_ipg_gate", "ipg", CCM_PCCR0, 11);
  133. clk[owire_ipg_gate] = imx_clk_gate("owire_ipg_gate", "ipg", CCM_PCCR0, 12);
  134. clk[lcdc_ipg_gate] = imx_clk_gate("lcdc_ipg_gate", "ipg", CCM_PCCR0, 14);
  135. clk[kpp_ipg_gate] = imx_clk_gate("kpp_ipg_gate", "ipg", CCM_PCCR0, 15);
  136. clk[iim_ipg_gate] = imx_clk_gate("iim_ipg_gate", "ipg", CCM_PCCR0, 16);
  137. clk[i2c2_ipg_gate] = imx_clk_gate("i2c2_ipg_gate", "ipg", CCM_PCCR0, 17);
  138. clk[i2c1_ipg_gate] = imx_clk_gate("i2c1_ipg_gate", "ipg", CCM_PCCR0, 18);
  139. clk[gpt6_ipg_gate] = imx_clk_gate("gpt6_ipg_gate", "ipg", CCM_PCCR0, 19);
  140. clk[gpt5_ipg_gate] = imx_clk_gate("gpt5_ipg_gate", "ipg", CCM_PCCR0, 20);
  141. clk[gpt4_ipg_gate] = imx_clk_gate("gpt4_ipg_gate", "ipg", CCM_PCCR0, 21);
  142. clk[gpt3_ipg_gate] = imx_clk_gate("gpt3_ipg_gate", "ipg", CCM_PCCR0, 22);
  143. clk[gpt2_ipg_gate] = imx_clk_gate("gpt2_ipg_gate", "ipg", CCM_PCCR0, 23);
  144. clk[gpt1_ipg_gate] = imx_clk_gate("gpt1_ipg_gate", "ipg", CCM_PCCR0, 24);
  145. clk[gpio_ipg_gate] = imx_clk_gate("gpio_ipg_gate", "ipg", CCM_PCCR0, 25);
  146. clk[fec_ipg_gate] = imx_clk_gate("fec_ipg_gate", "ipg", CCM_PCCR0, 26);
  147. clk[emma_ipg_gate] = imx_clk_gate("emma_ipg_gate", "ipg", CCM_PCCR0, 27);
  148. clk[dma_ipg_gate] = imx_clk_gate("dma_ipg_gate", "ipg", CCM_PCCR0, 28);
  149. clk[cspi3_ipg_gate] = imx_clk_gate("cspi3_ipg_gate", "ipg", CCM_PCCR0, 29);
  150. clk[cspi2_ipg_gate] = imx_clk_gate("cspi2_ipg_gate", "ipg", CCM_PCCR0, 30);
  151. clk[cspi1_ipg_gate] = imx_clk_gate("cspi1_ipg_gate", "ipg", CCM_PCCR0, 31);
  152. clk[nfc_baud_gate] = imx_clk_gate("nfc_baud_gate", "nfc_div", CCM_PCCR1, 3);
  153. clk[ssi2_baud_gate] = imx_clk_gate("ssi2_baud_gate", "ssi2_div", CCM_PCCR1, 4);
  154. clk[ssi1_baud_gate] = imx_clk_gate("ssi1_baud_gate", "ssi1_div", CCM_PCCR1, 5);
  155. clk[vpu_baud_gate] = imx_clk_gate("vpu_baud_gate", "vpu_div", CCM_PCCR1, 6);
  156. clk[per4_gate] = imx_clk_gate("per4_gate", "per4_div", CCM_PCCR1, 7);
  157. clk[per3_gate] = imx_clk_gate("per3_gate", "per3_div", CCM_PCCR1, 8);
  158. clk[per2_gate] = imx_clk_gate("per2_gate", "per2_div", CCM_PCCR1, 9);
  159. clk[per1_gate] = imx_clk_gate("per1_gate", "per1_div", CCM_PCCR1, 10);
  160. clk[usb_ahb_gate] = imx_clk_gate("usb_ahb_gate", "ahb", CCM_PCCR1, 11);
  161. clk[slcdc_ahb_gate] = imx_clk_gate("slcdc_ahb_gate", "ahb", CCM_PCCR1, 12);
  162. clk[sahara_ahb_gate] = imx_clk_gate("sahara_ahb_gate", "ahb", CCM_PCCR1, 13);
  163. clk[lcdc_ahb_gate] = imx_clk_gate("lcdc_ahb_gate", "ahb", CCM_PCCR1, 15);
  164. clk[vpu_ahb_gate] = imx_clk_gate("vpu_ahb_gate", "ahb", CCM_PCCR1, 16);
  165. clk[fec_ahb_gate] = imx_clk_gate("fec_ahb_gate", "ahb", CCM_PCCR1, 17);
  166. clk[emma_ahb_gate] = imx_clk_gate("emma_ahb_gate", "ahb", CCM_PCCR1, 18);
  167. clk[emi_ahb_gate] = imx_clk_gate("emi_ahb_gate", "ahb", CCM_PCCR1, 19);
  168. clk[dma_ahb_gate] = imx_clk_gate("dma_ahb_gate", "ahb", CCM_PCCR1, 20);
  169. clk[csi_ahb_gate] = imx_clk_gate("csi_ahb_gate", "ahb", CCM_PCCR1, 21);
  170. clk[brom_ahb_gate] = imx_clk_gate("brom_ahb_gate", "ahb", CCM_PCCR1, 22);
  171. clk[ata_ahb_gate] = imx_clk_gate("ata_ahb_gate", "ahb", CCM_PCCR1, 23);
  172. clk[wdog_ipg_gate] = imx_clk_gate("wdog_ipg_gate", "ipg", CCM_PCCR1, 24);
  173. clk[usb_ipg_gate] = imx_clk_gate("usb_ipg_gate", "ipg", CCM_PCCR1, 25);
  174. clk[uart6_ipg_gate] = imx_clk_gate("uart6_ipg_gate", "ipg", CCM_PCCR1, 26);
  175. clk[uart5_ipg_gate] = imx_clk_gate("uart5_ipg_gate", "ipg", CCM_PCCR1, 27);
  176. clk[uart4_ipg_gate] = imx_clk_gate("uart4_ipg_gate", "ipg", CCM_PCCR1, 28);
  177. clk[uart3_ipg_gate] = imx_clk_gate("uart3_ipg_gate", "ipg", CCM_PCCR1, 29);
  178. clk[uart2_ipg_gate] = imx_clk_gate("uart2_ipg_gate", "ipg", CCM_PCCR1, 30);
  179. clk[uart1_ipg_gate] = imx_clk_gate("uart1_ipg_gate", "ipg", CCM_PCCR1, 31);
  180. for (i = 0; i < ARRAY_SIZE(clk); i++)
  181. if (IS_ERR(clk[i]))
  182. pr_err("i.MX27 clk %d: register failed with %ld\n",
  183. i, PTR_ERR(clk[i]));
  184. clk_register_clkdev(clk[uart1_ipg_gate], "ipg", "imx21-uart.0");
  185. clk_register_clkdev(clk[per1_gate], "per", "imx21-uart.0");
  186. clk_register_clkdev(clk[uart2_ipg_gate], "ipg", "imx21-uart.1");
  187. clk_register_clkdev(clk[per1_gate], "per", "imx21-uart.1");
  188. clk_register_clkdev(clk[uart3_ipg_gate], "ipg", "imx21-uart.2");
  189. clk_register_clkdev(clk[per1_gate], "per", "imx21-uart.2");
  190. clk_register_clkdev(clk[uart4_ipg_gate], "ipg", "imx21-uart.3");
  191. clk_register_clkdev(clk[per1_gate], "per", "imx21-uart.3");
  192. clk_register_clkdev(clk[uart5_ipg_gate], "ipg", "imx21-uart.4");
  193. clk_register_clkdev(clk[per1_gate], "per", "imx21-uart.4");
  194. clk_register_clkdev(clk[uart6_ipg_gate], "ipg", "imx21-uart.5");
  195. clk_register_clkdev(clk[per1_gate], "per", "imx21-uart.5");
  196. clk_register_clkdev(clk[gpt1_ipg_gate], "ipg", "imx-gpt.0");
  197. clk_register_clkdev(clk[per1_gate], "per", "imx-gpt.0");
  198. clk_register_clkdev(clk[gpt2_ipg_gate], "ipg", "imx-gpt.1");
  199. clk_register_clkdev(clk[per1_gate], "per", "imx-gpt.1");
  200. clk_register_clkdev(clk[gpt3_ipg_gate], "ipg", "imx-gpt.2");
  201. clk_register_clkdev(clk[per1_gate], "per", "imx-gpt.2");
  202. clk_register_clkdev(clk[gpt4_ipg_gate], "ipg", "imx-gpt.3");
  203. clk_register_clkdev(clk[per1_gate], "per", "imx-gpt.3");
  204. clk_register_clkdev(clk[gpt5_ipg_gate], "ipg", "imx-gpt.4");
  205. clk_register_clkdev(clk[per1_gate], "per", "imx-gpt.4");
  206. clk_register_clkdev(clk[gpt6_ipg_gate], "ipg", "imx-gpt.5");
  207. clk_register_clkdev(clk[per1_gate], "per", "imx-gpt.5");
  208. clk_register_clkdev(clk[pwm_ipg_gate], NULL, "mxc_pwm.0");
  209. clk_register_clkdev(clk[per2_gate], "per", "imx21-mmc.0");
  210. clk_register_clkdev(clk[sdhc1_ipg_gate], "ipg", "imx21-mmc.0");
  211. clk_register_clkdev(clk[per2_gate], "per", "imx21-mmc.1");
  212. clk_register_clkdev(clk[sdhc2_ipg_gate], "ipg", "imx21-mmc.1");
  213. clk_register_clkdev(clk[per2_gate], "per", "imx21-mmc.2");
  214. clk_register_clkdev(clk[sdhc2_ipg_gate], "ipg", "imx21-mmc.2");
  215. clk_register_clkdev(clk[per2_gate], "per", "imx27-cspi.0");
  216. clk_register_clkdev(clk[cspi1_ipg_gate], "ipg", "imx27-cspi.0");
  217. clk_register_clkdev(clk[per2_gate], "per", "imx27-cspi.1");
  218. clk_register_clkdev(clk[cspi2_ipg_gate], "ipg", "imx27-cspi.1");
  219. clk_register_clkdev(clk[per2_gate], "per", "imx27-cspi.2");
  220. clk_register_clkdev(clk[cspi3_ipg_gate], "ipg", "imx27-cspi.2");
  221. clk_register_clkdev(clk[per3_gate], "per", "imx21-fb.0");
  222. clk_register_clkdev(clk[lcdc_ipg_gate], "ipg", "imx21-fb.0");
  223. clk_register_clkdev(clk[lcdc_ahb_gate], "ahb", "imx21-fb.0");
  224. clk_register_clkdev(clk[csi_ahb_gate], "ahb", "imx27-camera.0");
  225. clk_register_clkdev(clk[per4_gate], "per", "imx27-camera.0");
  226. clk_register_clkdev(clk[usb_div], "per", "imx-udc-mx27");
  227. clk_register_clkdev(clk[usb_ipg_gate], "ipg", "imx-udc-mx27");
  228. clk_register_clkdev(clk[usb_ahb_gate], "ahb", "imx-udc-mx27");
  229. clk_register_clkdev(clk[usb_div], "per", "mxc-ehci.0");
  230. clk_register_clkdev(clk[usb_ipg_gate], "ipg", "mxc-ehci.0");
  231. clk_register_clkdev(clk[usb_ahb_gate], "ahb", "mxc-ehci.0");
  232. clk_register_clkdev(clk[usb_div], "per", "mxc-ehci.1");
  233. clk_register_clkdev(clk[usb_ipg_gate], "ipg", "mxc-ehci.1");
  234. clk_register_clkdev(clk[usb_ahb_gate], "ahb", "mxc-ehci.1");
  235. clk_register_clkdev(clk[usb_div], "per", "mxc-ehci.2");
  236. clk_register_clkdev(clk[usb_ipg_gate], "ipg", "mxc-ehci.2");
  237. clk_register_clkdev(clk[usb_ahb_gate], "ahb", "mxc-ehci.2");
  238. clk_register_clkdev(clk[ssi1_ipg_gate], NULL, "imx-ssi.0");
  239. clk_register_clkdev(clk[ssi2_ipg_gate], NULL, "imx-ssi.1");
  240. clk_register_clkdev(clk[nfc_baud_gate], NULL, "imx27-nand.0");
  241. clk_register_clkdev(clk[vpu_baud_gate], "per", "coda-imx27.0");
  242. clk_register_clkdev(clk[vpu_ahb_gate], "ahb", "coda-imx27.0");
  243. clk_register_clkdev(clk[dma_ahb_gate], "ahb", "imx27-dma");
  244. clk_register_clkdev(clk[dma_ipg_gate], "ipg", "imx27-dma");
  245. clk_register_clkdev(clk[fec_ipg_gate], "ipg", "imx27-fec.0");
  246. clk_register_clkdev(clk[fec_ahb_gate], "ahb", "imx27-fec.0");
  247. clk_register_clkdev(clk[wdog_ipg_gate], NULL, "imx2-wdt.0");
  248. clk_register_clkdev(clk[i2c1_ipg_gate], NULL, "imx21-i2c.0");
  249. clk_register_clkdev(clk[i2c2_ipg_gate], NULL, "imx21-i2c.1");
  250. clk_register_clkdev(clk[owire_ipg_gate], NULL, "mxc_w1.0");
  251. clk_register_clkdev(clk[kpp_ipg_gate], NULL, "imx-keypad");
  252. clk_register_clkdev(clk[emma_ahb_gate], "emma-ahb", "imx27-camera.0");
  253. clk_register_clkdev(clk[emma_ipg_gate], "emma-ipg", "imx27-camera.0");
  254. clk_register_clkdev(clk[emma_ahb_gate], "ahb", "m2m-emmaprp.0");
  255. clk_register_clkdev(clk[emma_ipg_gate], "ipg", "m2m-emmaprp.0");
  256. clk_register_clkdev(clk[iim_ipg_gate], "iim", NULL);
  257. clk_register_clkdev(clk[gpio_ipg_gate], "gpio", NULL);
  258. clk_register_clkdev(clk[brom_ahb_gate], "brom", NULL);
  259. clk_register_clkdev(clk[ata_ahb_gate], "ata", NULL);
  260. clk_register_clkdev(clk[rtc_ipg_gate], NULL, "imx21-rtc");
  261. clk_register_clkdev(clk[scc_ipg_gate], "scc", NULL);
  262. clk_register_clkdev(clk[cpu_div], "cpu", NULL);
  263. clk_register_clkdev(clk[emi_ahb_gate], "emi_ahb" , NULL);
  264. clk_register_clkdev(clk[ssi1_baud_gate], "bitrate" , "imx-ssi.0");
  265. clk_register_clkdev(clk[ssi2_baud_gate], "bitrate" , "imx-ssi.1");
  266. mxc_timer_init(MX27_IO_ADDRESS(MX27_GPT1_BASE_ADDR), MX27_INT_GPT1);
  267. clk_prepare_enable(clk[emi_ahb_gate]);
  268. imx_print_silicon_rev("i.MX27", mx27_revision());
  269. return 0;
  270. }
  271. #ifdef CONFIG_OF
  272. int __init mx27_clocks_init_dt(void)
  273. {
  274. struct device_node *np;
  275. u32 fref = 26000000; /* default */
  276. for_each_compatible_node(np, NULL, "fixed-clock") {
  277. if (!of_device_is_compatible(np, "fsl,imx-osc26m"))
  278. continue;
  279. if (!of_property_read_u32(np, "clock-frequency", &fref))
  280. break;
  281. }
  282. return mx27_clocks_init(fref);
  283. }
  284. #endif