pm.c 8.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347
  1. /*
  2. * Copyright (c) 2011-2012 Samsung Electronics Co., Ltd.
  3. * http://www.samsung.com
  4. *
  5. * EXYNOS - Power Management support
  6. *
  7. * Based on arch/arm/mach-s3c2410/pm.c
  8. * Copyright (c) 2006 Simtec Electronics
  9. * Ben Dooks <ben@simtec.co.uk>
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License version 2 as
  13. * published by the Free Software Foundation.
  14. */
  15. #include <linux/init.h>
  16. #include <linux/suspend.h>
  17. #include <linux/syscore_ops.h>
  18. #include <linux/io.h>
  19. #include <linux/err.h>
  20. #include <linux/clk.h>
  21. #include <asm/cacheflush.h>
  22. #include <asm/hardware/cache-l2x0.h>
  23. #include <asm/smp_scu.h>
  24. #include <plat/cpu.h>
  25. #include <plat/pm.h>
  26. #include <plat/pll.h>
  27. #include <plat/regs-srom.h>
  28. #include <mach/regs-irq.h>
  29. #include <mach/regs-gpio.h>
  30. #include <mach/regs-clock.h>
  31. #include <mach/regs-pmu.h>
  32. #include <mach/pm-core.h>
  33. #include "common.h"
  34. static struct sleep_save exynos4_set_clksrc[] = {
  35. { .reg = EXYNOS4_CLKSRC_MASK_TOP , .val = 0x00000001, },
  36. { .reg = EXYNOS4_CLKSRC_MASK_CAM , .val = 0x11111111, },
  37. { .reg = EXYNOS4_CLKSRC_MASK_TV , .val = 0x00000111, },
  38. { .reg = EXYNOS4_CLKSRC_MASK_LCD0 , .val = 0x00001111, },
  39. { .reg = EXYNOS4_CLKSRC_MASK_MAUDIO , .val = 0x00000001, },
  40. { .reg = EXYNOS4_CLKSRC_MASK_FSYS , .val = 0x01011111, },
  41. { .reg = EXYNOS4_CLKSRC_MASK_PERIL0 , .val = 0x01111111, },
  42. { .reg = EXYNOS4_CLKSRC_MASK_PERIL1 , .val = 0x01110111, },
  43. { .reg = EXYNOS4_CLKSRC_MASK_DMC , .val = 0x00010000, },
  44. };
  45. static struct sleep_save exynos4210_set_clksrc[] = {
  46. { .reg = EXYNOS4210_CLKSRC_MASK_LCD1 , .val = 0x00001111, },
  47. };
  48. static struct sleep_save exynos4_epll_save[] = {
  49. SAVE_ITEM(EXYNOS4_EPLL_CON0),
  50. SAVE_ITEM(EXYNOS4_EPLL_CON1),
  51. };
  52. static struct sleep_save exynos4_vpll_save[] = {
  53. SAVE_ITEM(EXYNOS4_VPLL_CON0),
  54. SAVE_ITEM(EXYNOS4_VPLL_CON1),
  55. };
  56. static struct sleep_save exynos5_sys_save[] = {
  57. SAVE_ITEM(EXYNOS5_SYS_I2C_CFG),
  58. };
  59. static struct sleep_save exynos_core_save[] = {
  60. /* SROM side */
  61. SAVE_ITEM(S5P_SROM_BW),
  62. SAVE_ITEM(S5P_SROM_BC0),
  63. SAVE_ITEM(S5P_SROM_BC1),
  64. SAVE_ITEM(S5P_SROM_BC2),
  65. SAVE_ITEM(S5P_SROM_BC3),
  66. };
  67. /* For Cortex-A9 Diagnostic and Power control register */
  68. static unsigned int save_arm_register[2];
  69. static int exynos_cpu_suspend(unsigned long arg)
  70. {
  71. #ifdef CONFIG_CACHE_L2X0
  72. outer_flush_all();
  73. #endif
  74. if (soc_is_exynos5250())
  75. flush_cache_all();
  76. /* issue the standby signal into the pm unit. */
  77. cpu_do_idle();
  78. pr_info("Failed to suspend the system\n");
  79. return 1; /* Aborting suspend */
  80. }
  81. static void exynos_pm_prepare(void)
  82. {
  83. unsigned int tmp;
  84. s3c_pm_do_save(exynos_core_save, ARRAY_SIZE(exynos_core_save));
  85. if (!soc_is_exynos5250()) {
  86. s3c_pm_do_save(exynos4_epll_save, ARRAY_SIZE(exynos4_epll_save));
  87. s3c_pm_do_save(exynos4_vpll_save, ARRAY_SIZE(exynos4_vpll_save));
  88. } else {
  89. s3c_pm_do_save(exynos5_sys_save, ARRAY_SIZE(exynos5_sys_save));
  90. /* Disable USE_RETENTION of JPEG_MEM_OPTION */
  91. tmp = __raw_readl(EXYNOS5_JPEG_MEM_OPTION);
  92. tmp &= ~EXYNOS5_OPTION_USE_RETENTION;
  93. __raw_writel(tmp, EXYNOS5_JPEG_MEM_OPTION);
  94. }
  95. /* Set value of power down register for sleep mode */
  96. exynos_sys_powerdown_conf(SYS_SLEEP);
  97. __raw_writel(S5P_CHECK_SLEEP, S5P_INFORM1);
  98. /* ensure at least INFORM0 has the resume address */
  99. __raw_writel(virt_to_phys(s3c_cpu_resume), S5P_INFORM0);
  100. /* Before enter central sequence mode, clock src register have to set */
  101. if (!soc_is_exynos5250())
  102. s3c_pm_do_restore_core(exynos4_set_clksrc, ARRAY_SIZE(exynos4_set_clksrc));
  103. if (soc_is_exynos4210())
  104. s3c_pm_do_restore_core(exynos4210_set_clksrc, ARRAY_SIZE(exynos4210_set_clksrc));
  105. }
  106. static int exynos_pm_add(struct device *dev, struct subsys_interface *sif)
  107. {
  108. pm_cpu_prep = exynos_pm_prepare;
  109. pm_cpu_sleep = exynos_cpu_suspend;
  110. return 0;
  111. }
  112. static unsigned long pll_base_rate;
  113. static void exynos4_restore_pll(void)
  114. {
  115. unsigned long pll_con, locktime, lockcnt;
  116. unsigned long pll_in_rate;
  117. unsigned int p_div, epll_wait = 0, vpll_wait = 0;
  118. if (pll_base_rate == 0)
  119. return;
  120. pll_in_rate = pll_base_rate;
  121. /* EPLL */
  122. pll_con = exynos4_epll_save[0].val;
  123. if (pll_con & (1 << 31)) {
  124. pll_con &= (PLL46XX_PDIV_MASK << PLL46XX_PDIV_SHIFT);
  125. p_div = (pll_con >> PLL46XX_PDIV_SHIFT);
  126. pll_in_rate /= 1000000;
  127. locktime = (3000 / pll_in_rate) * p_div;
  128. lockcnt = locktime * 10000 / (10000 / pll_in_rate);
  129. __raw_writel(lockcnt, EXYNOS4_EPLL_LOCK);
  130. s3c_pm_do_restore_core(exynos4_epll_save,
  131. ARRAY_SIZE(exynos4_epll_save));
  132. epll_wait = 1;
  133. }
  134. pll_in_rate = pll_base_rate;
  135. /* VPLL */
  136. pll_con = exynos4_vpll_save[0].val;
  137. if (pll_con & (1 << 31)) {
  138. pll_in_rate /= 1000000;
  139. /* 750us */
  140. locktime = 750;
  141. lockcnt = locktime * 10000 / (10000 / pll_in_rate);
  142. __raw_writel(lockcnt, EXYNOS4_VPLL_LOCK);
  143. s3c_pm_do_restore_core(exynos4_vpll_save,
  144. ARRAY_SIZE(exynos4_vpll_save));
  145. vpll_wait = 1;
  146. }
  147. /* Wait PLL locking */
  148. do {
  149. if (epll_wait) {
  150. pll_con = __raw_readl(EXYNOS4_EPLL_CON0);
  151. if (pll_con & (1 << EXYNOS4_EPLLCON0_LOCKED_SHIFT))
  152. epll_wait = 0;
  153. }
  154. if (vpll_wait) {
  155. pll_con = __raw_readl(EXYNOS4_VPLL_CON0);
  156. if (pll_con & (1 << EXYNOS4_VPLLCON0_LOCKED_SHIFT))
  157. vpll_wait = 0;
  158. }
  159. } while (epll_wait || vpll_wait);
  160. }
  161. static struct subsys_interface exynos_pm_interface = {
  162. .name = "exynos_pm",
  163. .subsys = &exynos_subsys,
  164. .add_dev = exynos_pm_add,
  165. };
  166. static __init int exynos_pm_drvinit(void)
  167. {
  168. struct clk *pll_base;
  169. unsigned int tmp;
  170. s3c_pm_init();
  171. /* All wakeup disable */
  172. tmp = __raw_readl(S5P_WAKEUP_MASK);
  173. tmp |= ((0xFF << 8) | (0x1F << 1));
  174. __raw_writel(tmp, S5P_WAKEUP_MASK);
  175. if (!soc_is_exynos5250()) {
  176. pll_base = clk_get(NULL, "xtal");
  177. if (!IS_ERR(pll_base)) {
  178. pll_base_rate = clk_get_rate(pll_base);
  179. clk_put(pll_base);
  180. }
  181. }
  182. return subsys_interface_register(&exynos_pm_interface);
  183. }
  184. arch_initcall(exynos_pm_drvinit);
  185. static int exynos_pm_suspend(void)
  186. {
  187. unsigned long tmp;
  188. /* Setting Central Sequence Register for power down mode */
  189. tmp = __raw_readl(S5P_CENTRAL_SEQ_CONFIGURATION);
  190. tmp &= ~S5P_CENTRAL_LOWPWR_CFG;
  191. __raw_writel(tmp, S5P_CENTRAL_SEQ_CONFIGURATION);
  192. /* Setting SEQ_OPTION register */
  193. tmp = (S5P_USE_STANDBY_WFI0 | S5P_USE_STANDBY_WFE0);
  194. __raw_writel(tmp, S5P_CENTRAL_SEQ_OPTION);
  195. if (!soc_is_exynos5250()) {
  196. /* Save Power control register */
  197. asm ("mrc p15, 0, %0, c15, c0, 0"
  198. : "=r" (tmp) : : "cc");
  199. save_arm_register[0] = tmp;
  200. /* Save Diagnostic register */
  201. asm ("mrc p15, 0, %0, c15, c0, 1"
  202. : "=r" (tmp) : : "cc");
  203. save_arm_register[1] = tmp;
  204. }
  205. return 0;
  206. }
  207. static void exynos_pm_resume(void)
  208. {
  209. unsigned long tmp;
  210. /*
  211. * If PMU failed while entering sleep mode, WFI will be
  212. * ignored by PMU and then exiting cpu_do_idle().
  213. * S5P_CENTRAL_LOWPWR_CFG bit will not be set automatically
  214. * in this situation.
  215. */
  216. tmp = __raw_readl(S5P_CENTRAL_SEQ_CONFIGURATION);
  217. if (!(tmp & S5P_CENTRAL_LOWPWR_CFG)) {
  218. tmp |= S5P_CENTRAL_LOWPWR_CFG;
  219. __raw_writel(tmp, S5P_CENTRAL_SEQ_CONFIGURATION);
  220. /* clear the wakeup state register */
  221. __raw_writel(0x0, S5P_WAKEUP_STAT);
  222. /* No need to perform below restore code */
  223. goto early_wakeup;
  224. }
  225. if (!soc_is_exynos5250()) {
  226. /* Restore Power control register */
  227. tmp = save_arm_register[0];
  228. asm volatile ("mcr p15, 0, %0, c15, c0, 0"
  229. : : "r" (tmp)
  230. : "cc");
  231. /* Restore Diagnostic register */
  232. tmp = save_arm_register[1];
  233. asm volatile ("mcr p15, 0, %0, c15, c0, 1"
  234. : : "r" (tmp)
  235. : "cc");
  236. }
  237. /* For release retention */
  238. __raw_writel((1 << 28), S5P_PAD_RET_MAUDIO_OPTION);
  239. __raw_writel((1 << 28), S5P_PAD_RET_GPIO_OPTION);
  240. __raw_writel((1 << 28), S5P_PAD_RET_UART_OPTION);
  241. __raw_writel((1 << 28), S5P_PAD_RET_MMCA_OPTION);
  242. __raw_writel((1 << 28), S5P_PAD_RET_MMCB_OPTION);
  243. __raw_writel((1 << 28), S5P_PAD_RET_EBIA_OPTION);
  244. __raw_writel((1 << 28), S5P_PAD_RET_EBIB_OPTION);
  245. if (soc_is_exynos5250())
  246. s3c_pm_do_restore(exynos5_sys_save,
  247. ARRAY_SIZE(exynos5_sys_save));
  248. s3c_pm_do_restore_core(exynos_core_save, ARRAY_SIZE(exynos_core_save));
  249. if (!soc_is_exynos5250()) {
  250. exynos4_restore_pll();
  251. #ifdef CONFIG_SMP
  252. scu_enable(S5P_VA_SCU);
  253. #endif
  254. }
  255. early_wakeup:
  256. /* Clear SLEEP mode set in INFORM1 */
  257. __raw_writel(0x0, S5P_INFORM1);
  258. return;
  259. }
  260. static struct syscore_ops exynos_pm_syscore_ops = {
  261. .suspend = exynos_pm_suspend,
  262. .resume = exynos_pm_resume,
  263. };
  264. static __init int exynos_pm_syscore_init(void)
  265. {
  266. register_syscore_ops(&exynos_pm_syscore_ops);
  267. return 0;
  268. }
  269. arch_initcall(exynos_pm_syscore_init);