platsmp.c 5.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221
  1. /* linux/arch/arm/mach-exynos4/platsmp.c
  2. *
  3. * Copyright (c) 2010-2011 Samsung Electronics Co., Ltd.
  4. * http://www.samsung.com
  5. *
  6. * Cloned from linux/arch/arm/mach-vexpress/platsmp.c
  7. *
  8. * Copyright (C) 2002 ARM Ltd.
  9. * All Rights Reserved
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License version 2 as
  13. * published by the Free Software Foundation.
  14. */
  15. #include <linux/init.h>
  16. #include <linux/errno.h>
  17. #include <linux/delay.h>
  18. #include <linux/device.h>
  19. #include <linux/jiffies.h>
  20. #include <linux/smp.h>
  21. #include <linux/io.h>
  22. #include <linux/irqchip/arm-gic.h>
  23. #include <asm/cacheflush.h>
  24. #include <asm/smp_plat.h>
  25. #include <asm/smp_scu.h>
  26. #include <mach/hardware.h>
  27. #include <mach/regs-clock.h>
  28. #include <mach/regs-pmu.h>
  29. #include <plat/cpu.h>
  30. #include "common.h"
  31. extern void exynos4_secondary_startup(void);
  32. static inline void __iomem *cpu_boot_reg_base(void)
  33. {
  34. if (soc_is_exynos4210() && samsung_rev() == EXYNOS4210_REV_1_1)
  35. return S5P_INFORM5;
  36. return S5P_VA_SYSRAM;
  37. }
  38. static inline void __iomem *cpu_boot_reg(int cpu)
  39. {
  40. void __iomem *boot_reg;
  41. boot_reg = cpu_boot_reg_base();
  42. if (soc_is_exynos4412())
  43. boot_reg += 4*cpu;
  44. return boot_reg;
  45. }
  46. /*
  47. * Write pen_release in a way that is guaranteed to be visible to all
  48. * observers, irrespective of whether they're taking part in coherency
  49. * or not. This is necessary for the hotplug code to work reliably.
  50. */
  51. static void write_pen_release(int val)
  52. {
  53. pen_release = val;
  54. smp_wmb();
  55. __cpuc_flush_dcache_area((void *)&pen_release, sizeof(pen_release));
  56. outer_clean_range(__pa(&pen_release), __pa(&pen_release + 1));
  57. }
  58. static void __iomem *scu_base_addr(void)
  59. {
  60. return (void __iomem *)(S5P_VA_SCU);
  61. }
  62. static DEFINE_SPINLOCK(boot_lock);
  63. static void __cpuinit exynos_secondary_init(unsigned int cpu)
  64. {
  65. /*
  66. * if any interrupts are already enabled for the primary
  67. * core (e.g. timer irq), then they will not have been enabled
  68. * for us: do so
  69. */
  70. gic_secondary_init(0);
  71. /*
  72. * let the primary processor know we're out of the
  73. * pen, then head off into the C entry point
  74. */
  75. write_pen_release(-1);
  76. /*
  77. * Synchronise with the boot thread.
  78. */
  79. spin_lock(&boot_lock);
  80. spin_unlock(&boot_lock);
  81. }
  82. static int __cpuinit exynos_boot_secondary(unsigned int cpu, struct task_struct *idle)
  83. {
  84. unsigned long timeout;
  85. unsigned long phys_cpu = cpu_logical_map(cpu);
  86. /*
  87. * Set synchronisation state between this boot processor
  88. * and the secondary one
  89. */
  90. spin_lock(&boot_lock);
  91. /*
  92. * The secondary processor is waiting to be released from
  93. * the holding pen - release it, then wait for it to flag
  94. * that it has been released by resetting pen_release.
  95. *
  96. * Note that "pen_release" is the hardware CPU ID, whereas
  97. * "cpu" is Linux's internal ID.
  98. */
  99. write_pen_release(phys_cpu);
  100. if (!(__raw_readl(S5P_ARM_CORE1_STATUS) & S5P_CORE_LOCAL_PWR_EN)) {
  101. __raw_writel(S5P_CORE_LOCAL_PWR_EN,
  102. S5P_ARM_CORE1_CONFIGURATION);
  103. timeout = 10;
  104. /* wait max 10 ms until cpu1 is on */
  105. while ((__raw_readl(S5P_ARM_CORE1_STATUS)
  106. & S5P_CORE_LOCAL_PWR_EN) != S5P_CORE_LOCAL_PWR_EN) {
  107. if (timeout-- == 0)
  108. break;
  109. mdelay(1);
  110. }
  111. if (timeout == 0) {
  112. printk(KERN_ERR "cpu1 power enable failed");
  113. spin_unlock(&boot_lock);
  114. return -ETIMEDOUT;
  115. }
  116. }
  117. /*
  118. * Send the secondary CPU a soft interrupt, thereby causing
  119. * the boot monitor to read the system wide flags register,
  120. * and branch to the address found there.
  121. */
  122. timeout = jiffies + (1 * HZ);
  123. while (time_before(jiffies, timeout)) {
  124. smp_rmb();
  125. __raw_writel(virt_to_phys(exynos4_secondary_startup),
  126. cpu_boot_reg(phys_cpu));
  127. arch_send_wakeup_ipi_mask(cpumask_of(cpu));
  128. if (pen_release == -1)
  129. break;
  130. udelay(10);
  131. }
  132. /*
  133. * now the secondary core is starting up let it run its
  134. * calibrations, then wait for it to finish
  135. */
  136. spin_unlock(&boot_lock);
  137. return pen_release != -1 ? -ENOSYS : 0;
  138. }
  139. /*
  140. * Initialise the CPU possible map early - this describes the CPUs
  141. * which may be present or become present in the system.
  142. */
  143. static void __init exynos_smp_init_cpus(void)
  144. {
  145. void __iomem *scu_base = scu_base_addr();
  146. unsigned int i, ncores;
  147. if (soc_is_exynos5250())
  148. ncores = 2;
  149. else
  150. ncores = scu_base ? scu_get_core_count(scu_base) : 1;
  151. /* sanity check */
  152. if (ncores > nr_cpu_ids) {
  153. pr_warn("SMP: %u cores greater than maximum (%u), clipping\n",
  154. ncores, nr_cpu_ids);
  155. ncores = nr_cpu_ids;
  156. }
  157. for (i = 0; i < ncores; i++)
  158. set_cpu_possible(i, true);
  159. }
  160. static void __init exynos_smp_prepare_cpus(unsigned int max_cpus)
  161. {
  162. int i;
  163. if (!(soc_is_exynos5250() || soc_is_exynos5440()))
  164. scu_enable(scu_base_addr());
  165. /*
  166. * Write the address of secondary startup into the
  167. * system-wide flags register. The boot monitor waits
  168. * until it receives a soft interrupt, and then the
  169. * secondary CPU branches to this address.
  170. */
  171. for (i = 1; i < max_cpus; ++i)
  172. __raw_writel(virt_to_phys(exynos4_secondary_startup),
  173. cpu_boot_reg(cpu_logical_map(i)));
  174. }
  175. struct smp_operations exynos_smp_ops __initdata = {
  176. .smp_init_cpus = exynos_smp_init_cpus,
  177. .smp_prepare_cpus = exynos_smp_prepare_cpus,
  178. .smp_secondary_init = exynos_secondary_init,
  179. .smp_boot_secondary = exynos_boot_secondary,
  180. #ifdef CONFIG_HOTPLUG_CPU
  181. .cpu_die = exynos_cpu_die,
  182. #endif
  183. };