clock-exynos5.c 44 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645
  1. /*
  2. * Copyright (c) 2012 Samsung Electronics Co., Ltd.
  3. * http://www.samsung.com
  4. *
  5. * Clock support for EXYNOS5 SoCs
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. */
  11. #include <linux/kernel.h>
  12. #include <linux/err.h>
  13. #include <linux/io.h>
  14. #include <linux/syscore_ops.h>
  15. #include <plat/cpu-freq.h>
  16. #include <plat/clock.h>
  17. #include <plat/cpu.h>
  18. #include <plat/pll.h>
  19. #include <plat/s5p-clock.h>
  20. #include <plat/clock-clksrc.h>
  21. #include <plat/pm.h>
  22. #include <mach/map.h>
  23. #include <mach/regs-clock.h>
  24. #include "common.h"
  25. #ifdef CONFIG_PM_SLEEP
  26. static struct sleep_save exynos5_clock_save[] = {
  27. SAVE_ITEM(EXYNOS5_CLKSRC_MASK_TOP),
  28. SAVE_ITEM(EXYNOS5_CLKSRC_MASK_GSCL),
  29. SAVE_ITEM(EXYNOS5_CLKSRC_MASK_DISP1_0),
  30. SAVE_ITEM(EXYNOS5_CLKSRC_MASK_FSYS),
  31. SAVE_ITEM(EXYNOS5_CLKSRC_MASK_MAUDIO),
  32. SAVE_ITEM(EXYNOS5_CLKSRC_MASK_PERIC0),
  33. SAVE_ITEM(EXYNOS5_CLKSRC_MASK_PERIC1),
  34. SAVE_ITEM(EXYNOS5_CLKGATE_IP_GSCL),
  35. SAVE_ITEM(EXYNOS5_CLKGATE_IP_DISP1),
  36. SAVE_ITEM(EXYNOS5_CLKGATE_IP_MFC),
  37. SAVE_ITEM(EXYNOS5_CLKGATE_IP_G3D),
  38. SAVE_ITEM(EXYNOS5_CLKGATE_IP_GEN),
  39. SAVE_ITEM(EXYNOS5_CLKGATE_IP_FSYS),
  40. SAVE_ITEM(EXYNOS5_CLKGATE_IP_PERIC),
  41. SAVE_ITEM(EXYNOS5_CLKGATE_IP_PERIS),
  42. SAVE_ITEM(EXYNOS5_CLKGATE_BLOCK),
  43. SAVE_ITEM(EXYNOS5_CLKDIV_TOP0),
  44. SAVE_ITEM(EXYNOS5_CLKDIV_TOP1),
  45. SAVE_ITEM(EXYNOS5_CLKDIV_GSCL),
  46. SAVE_ITEM(EXYNOS5_CLKDIV_DISP1_0),
  47. SAVE_ITEM(EXYNOS5_CLKDIV_GEN),
  48. SAVE_ITEM(EXYNOS5_CLKDIV_MAUDIO),
  49. SAVE_ITEM(EXYNOS5_CLKDIV_FSYS0),
  50. SAVE_ITEM(EXYNOS5_CLKDIV_FSYS1),
  51. SAVE_ITEM(EXYNOS5_CLKDIV_FSYS2),
  52. SAVE_ITEM(EXYNOS5_CLKDIV_FSYS3),
  53. SAVE_ITEM(EXYNOS5_CLKDIV_PERIC0),
  54. SAVE_ITEM(EXYNOS5_CLKDIV_PERIC1),
  55. SAVE_ITEM(EXYNOS5_CLKDIV_PERIC2),
  56. SAVE_ITEM(EXYNOS5_CLKDIV_PERIC3),
  57. SAVE_ITEM(EXYNOS5_CLKDIV_PERIC4),
  58. SAVE_ITEM(EXYNOS5_CLKDIV_PERIC5),
  59. SAVE_ITEM(EXYNOS5_SCLK_DIV_ISP),
  60. SAVE_ITEM(EXYNOS5_CLKSRC_TOP0),
  61. SAVE_ITEM(EXYNOS5_CLKSRC_TOP1),
  62. SAVE_ITEM(EXYNOS5_CLKSRC_TOP2),
  63. SAVE_ITEM(EXYNOS5_CLKSRC_TOP3),
  64. SAVE_ITEM(EXYNOS5_CLKSRC_GSCL),
  65. SAVE_ITEM(EXYNOS5_CLKSRC_DISP1_0),
  66. SAVE_ITEM(EXYNOS5_CLKSRC_MAUDIO),
  67. SAVE_ITEM(EXYNOS5_CLKSRC_FSYS),
  68. SAVE_ITEM(EXYNOS5_CLKSRC_PERIC0),
  69. SAVE_ITEM(EXYNOS5_CLKSRC_PERIC1),
  70. SAVE_ITEM(EXYNOS5_SCLK_SRC_ISP),
  71. SAVE_ITEM(EXYNOS5_EPLL_CON0),
  72. SAVE_ITEM(EXYNOS5_EPLL_CON1),
  73. SAVE_ITEM(EXYNOS5_EPLL_CON2),
  74. SAVE_ITEM(EXYNOS5_VPLL_CON0),
  75. SAVE_ITEM(EXYNOS5_VPLL_CON1),
  76. SAVE_ITEM(EXYNOS5_VPLL_CON2),
  77. SAVE_ITEM(EXYNOS5_PWR_CTRL1),
  78. SAVE_ITEM(EXYNOS5_PWR_CTRL2),
  79. };
  80. #endif
  81. static struct clk exynos5_clk_sclk_dptxphy = {
  82. .name = "sclk_dptx",
  83. };
  84. static struct clk exynos5_clk_sclk_hdmi24m = {
  85. .name = "sclk_hdmi24m",
  86. .rate = 24000000,
  87. };
  88. static struct clk exynos5_clk_sclk_hdmi27m = {
  89. .name = "sclk_hdmi27m",
  90. .rate = 27000000,
  91. };
  92. static struct clk exynos5_clk_sclk_hdmiphy = {
  93. .name = "sclk_hdmiphy",
  94. };
  95. static struct clk exynos5_clk_sclk_usbphy = {
  96. .name = "sclk_usbphy",
  97. .rate = 48000000,
  98. };
  99. static int exynos5_clksrc_mask_top_ctrl(struct clk *clk, int enable)
  100. {
  101. return s5p_gatectrl(EXYNOS5_CLKSRC_MASK_TOP, clk, enable);
  102. }
  103. static int exynos5_clksrc_mask_disp1_0_ctrl(struct clk *clk, int enable)
  104. {
  105. return s5p_gatectrl(EXYNOS5_CLKSRC_MASK_DISP1_0, clk, enable);
  106. }
  107. static int exynos5_clksrc_mask_fsys_ctrl(struct clk *clk, int enable)
  108. {
  109. return s5p_gatectrl(EXYNOS5_CLKSRC_MASK_FSYS, clk, enable);
  110. }
  111. static int exynos5_clksrc_mask_gscl_ctrl(struct clk *clk, int enable)
  112. {
  113. return s5p_gatectrl(EXYNOS5_CLKSRC_MASK_GSCL, clk, enable);
  114. }
  115. static int exynos5_clksrc_mask_peric0_ctrl(struct clk *clk, int enable)
  116. {
  117. return s5p_gatectrl(EXYNOS5_CLKSRC_MASK_PERIC0, clk, enable);
  118. }
  119. static int exynos5_clksrc_mask_peric1_ctrl(struct clk *clk, int enable)
  120. {
  121. return s5p_gatectrl(EXYNOS5_CLKSRC_MASK_PERIC1, clk, enable);
  122. }
  123. static int exynos5_clk_ip_acp_ctrl(struct clk *clk, int enable)
  124. {
  125. return s5p_gatectrl(EXYNOS5_CLKGATE_IP_ACP, clk, enable);
  126. }
  127. static int exynos5_clk_ip_core_ctrl(struct clk *clk, int enable)
  128. {
  129. return s5p_gatectrl(EXYNOS5_CLKGATE_IP_CORE, clk, enable);
  130. }
  131. static int exynos5_clk_ip_disp1_ctrl(struct clk *clk, int enable)
  132. {
  133. return s5p_gatectrl(EXYNOS5_CLKGATE_IP_DISP1, clk, enable);
  134. }
  135. static int exynos5_clk_ip_fsys_ctrl(struct clk *clk, int enable)
  136. {
  137. return s5p_gatectrl(EXYNOS5_CLKGATE_IP_FSYS, clk, enable);
  138. }
  139. static int exynos5_clk_block_ctrl(struct clk *clk, int enable)
  140. {
  141. return s5p_gatectrl(EXYNOS5_CLKGATE_BLOCK, clk, enable);
  142. }
  143. static int exynos5_clk_ip_gen_ctrl(struct clk *clk, int enable)
  144. {
  145. return s5p_gatectrl(EXYNOS5_CLKGATE_IP_GEN, clk, enable);
  146. }
  147. static int exynos5_clk_ip_mfc_ctrl(struct clk *clk, int enable)
  148. {
  149. return s5p_gatectrl(EXYNOS5_CLKGATE_IP_MFC, clk, enable);
  150. }
  151. static int exynos5_clk_ip_peric_ctrl(struct clk *clk, int enable)
  152. {
  153. return s5p_gatectrl(EXYNOS5_CLKGATE_IP_PERIC, clk, enable);
  154. }
  155. static int exynos5_clk_ip_peris_ctrl(struct clk *clk, int enable)
  156. {
  157. return s5p_gatectrl(EXYNOS5_CLKGATE_IP_PERIS, clk, enable);
  158. }
  159. static int exynos5_clk_ip_gscl_ctrl(struct clk *clk, int enable)
  160. {
  161. return s5p_gatectrl(EXYNOS5_CLKGATE_IP_GSCL, clk, enable);
  162. }
  163. static int exynos5_clk_ip_isp0_ctrl(struct clk *clk, int enable)
  164. {
  165. return s5p_gatectrl(EXYNOS5_CLKGATE_IP_ISP0, clk, enable);
  166. }
  167. static int exynos5_clk_ip_isp1_ctrl(struct clk *clk, int enable)
  168. {
  169. return s5p_gatectrl(EXYNOS5_CLKGATE_IP_ISP1, clk, enable);
  170. }
  171. static int exynos5_clk_hdmiphy_ctrl(struct clk *clk, int enable)
  172. {
  173. return s5p_gatectrl(S5P_HDMI_PHY_CONTROL, clk, enable);
  174. }
  175. /* Core list of CMU_CPU side */
  176. static struct clksrc_clk exynos5_clk_mout_apll = {
  177. .clk = {
  178. .name = "mout_apll",
  179. },
  180. .sources = &clk_src_apll,
  181. .reg_src = { .reg = EXYNOS5_CLKSRC_CPU, .shift = 0, .size = 1 },
  182. };
  183. static struct clksrc_clk exynos5_clk_sclk_apll = {
  184. .clk = {
  185. .name = "sclk_apll",
  186. .parent = &exynos5_clk_mout_apll.clk,
  187. },
  188. .reg_div = { .reg = EXYNOS5_CLKDIV_CPU0, .shift = 24, .size = 3 },
  189. };
  190. static struct clksrc_clk exynos5_clk_mout_bpll_fout = {
  191. .clk = {
  192. .name = "mout_bpll_fout",
  193. },
  194. .sources = &clk_src_bpll_fout,
  195. .reg_src = { .reg = EXYNOS5_PLL_DIV2_SEL, .shift = 0, .size = 1 },
  196. };
  197. static struct clk *exynos5_clk_src_bpll_list[] = {
  198. [0] = &clk_fin_bpll,
  199. [1] = &exynos5_clk_mout_bpll_fout.clk,
  200. };
  201. static struct clksrc_sources exynos5_clk_src_bpll = {
  202. .sources = exynos5_clk_src_bpll_list,
  203. .nr_sources = ARRAY_SIZE(exynos5_clk_src_bpll_list),
  204. };
  205. static struct clksrc_clk exynos5_clk_mout_bpll = {
  206. .clk = {
  207. .name = "mout_bpll",
  208. },
  209. .sources = &exynos5_clk_src_bpll,
  210. .reg_src = { .reg = EXYNOS5_CLKSRC_CDREX, .shift = 0, .size = 1 },
  211. };
  212. static struct clk *exynos5_clk_src_bpll_user_list[] = {
  213. [0] = &clk_fin_mpll,
  214. [1] = &exynos5_clk_mout_bpll.clk,
  215. };
  216. static struct clksrc_sources exynos5_clk_src_bpll_user = {
  217. .sources = exynos5_clk_src_bpll_user_list,
  218. .nr_sources = ARRAY_SIZE(exynos5_clk_src_bpll_user_list),
  219. };
  220. static struct clksrc_clk exynos5_clk_mout_bpll_user = {
  221. .clk = {
  222. .name = "mout_bpll_user",
  223. },
  224. .sources = &exynos5_clk_src_bpll_user,
  225. .reg_src = { .reg = EXYNOS5_CLKSRC_TOP2, .shift = 24, .size = 1 },
  226. };
  227. static struct clksrc_clk exynos5_clk_mout_cpll = {
  228. .clk = {
  229. .name = "mout_cpll",
  230. },
  231. .sources = &clk_src_cpll,
  232. .reg_src = { .reg = EXYNOS5_CLKSRC_TOP2, .shift = 8, .size = 1 },
  233. };
  234. static struct clksrc_clk exynos5_clk_mout_epll = {
  235. .clk = {
  236. .name = "mout_epll",
  237. },
  238. .sources = &clk_src_epll,
  239. .reg_src = { .reg = EXYNOS5_CLKSRC_TOP2, .shift = 12, .size = 1 },
  240. };
  241. static struct clksrc_clk exynos5_clk_mout_mpll_fout = {
  242. .clk = {
  243. .name = "mout_mpll_fout",
  244. },
  245. .sources = &clk_src_mpll_fout,
  246. .reg_src = { .reg = EXYNOS5_PLL_DIV2_SEL, .shift = 4, .size = 1 },
  247. };
  248. static struct clk *exynos5_clk_src_mpll_list[] = {
  249. [0] = &clk_fin_mpll,
  250. [1] = &exynos5_clk_mout_mpll_fout.clk,
  251. };
  252. static struct clksrc_sources exynos5_clk_src_mpll = {
  253. .sources = exynos5_clk_src_mpll_list,
  254. .nr_sources = ARRAY_SIZE(exynos5_clk_src_mpll_list),
  255. };
  256. static struct clksrc_clk exynos5_clk_mout_mpll = {
  257. .clk = {
  258. .name = "mout_mpll",
  259. },
  260. .sources = &exynos5_clk_src_mpll,
  261. .reg_src = { .reg = EXYNOS5_CLKSRC_CORE1, .shift = 8, .size = 1 },
  262. };
  263. static struct clk *exynos_clkset_vpllsrc_list[] = {
  264. [0] = &clk_fin_vpll,
  265. [1] = &exynos5_clk_sclk_hdmi27m,
  266. };
  267. static struct clksrc_sources exynos5_clkset_vpllsrc = {
  268. .sources = exynos_clkset_vpllsrc_list,
  269. .nr_sources = ARRAY_SIZE(exynos_clkset_vpllsrc_list),
  270. };
  271. static struct clksrc_clk exynos5_clk_vpllsrc = {
  272. .clk = {
  273. .name = "vpll_src",
  274. .enable = exynos5_clksrc_mask_top_ctrl,
  275. .ctrlbit = (1 << 0),
  276. },
  277. .sources = &exynos5_clkset_vpllsrc,
  278. .reg_src = { .reg = EXYNOS5_CLKSRC_TOP2, .shift = 0, .size = 1 },
  279. };
  280. static struct clk *exynos5_clkset_sclk_vpll_list[] = {
  281. [0] = &exynos5_clk_vpllsrc.clk,
  282. [1] = &clk_fout_vpll,
  283. };
  284. static struct clksrc_sources exynos5_clkset_sclk_vpll = {
  285. .sources = exynos5_clkset_sclk_vpll_list,
  286. .nr_sources = ARRAY_SIZE(exynos5_clkset_sclk_vpll_list),
  287. };
  288. static struct clksrc_clk exynos5_clk_sclk_vpll = {
  289. .clk = {
  290. .name = "sclk_vpll",
  291. },
  292. .sources = &exynos5_clkset_sclk_vpll,
  293. .reg_src = { .reg = EXYNOS5_CLKSRC_TOP2, .shift = 16, .size = 1 },
  294. };
  295. static struct clksrc_clk exynos5_clk_sclk_pixel = {
  296. .clk = {
  297. .name = "sclk_pixel",
  298. .parent = &exynos5_clk_sclk_vpll.clk,
  299. },
  300. .reg_div = { .reg = EXYNOS5_CLKDIV_DISP1_0, .shift = 28, .size = 4 },
  301. };
  302. static struct clk *exynos5_clkset_sclk_hdmi_list[] = {
  303. [0] = &exynos5_clk_sclk_pixel.clk,
  304. [1] = &exynos5_clk_sclk_hdmiphy,
  305. };
  306. static struct clksrc_sources exynos5_clkset_sclk_hdmi = {
  307. .sources = exynos5_clkset_sclk_hdmi_list,
  308. .nr_sources = ARRAY_SIZE(exynos5_clkset_sclk_hdmi_list),
  309. };
  310. static struct clksrc_clk exynos5_clk_sclk_hdmi = {
  311. .clk = {
  312. .name = "sclk_hdmi",
  313. .enable = exynos5_clksrc_mask_disp1_0_ctrl,
  314. .ctrlbit = (1 << 20),
  315. },
  316. .sources = &exynos5_clkset_sclk_hdmi,
  317. .reg_src = { .reg = EXYNOS5_CLKSRC_DISP1_0, .shift = 20, .size = 1 },
  318. };
  319. static struct clksrc_clk *exynos5_sclk_tv[] = {
  320. &exynos5_clk_sclk_pixel,
  321. &exynos5_clk_sclk_hdmi,
  322. };
  323. static struct clk *exynos5_clk_src_mpll_user_list[] = {
  324. [0] = &clk_fin_mpll,
  325. [1] = &exynos5_clk_mout_mpll.clk,
  326. };
  327. static struct clksrc_sources exynos5_clk_src_mpll_user = {
  328. .sources = exynos5_clk_src_mpll_user_list,
  329. .nr_sources = ARRAY_SIZE(exynos5_clk_src_mpll_user_list),
  330. };
  331. static struct clksrc_clk exynos5_clk_mout_mpll_user = {
  332. .clk = {
  333. .name = "mout_mpll_user",
  334. },
  335. .sources = &exynos5_clk_src_mpll_user,
  336. .reg_src = { .reg = EXYNOS5_CLKSRC_TOP2, .shift = 20, .size = 1 },
  337. };
  338. static struct clk *exynos5_clkset_mout_cpu_list[] = {
  339. [0] = &exynos5_clk_mout_apll.clk,
  340. [1] = &exynos5_clk_mout_mpll.clk,
  341. };
  342. static struct clksrc_sources exynos5_clkset_mout_cpu = {
  343. .sources = exynos5_clkset_mout_cpu_list,
  344. .nr_sources = ARRAY_SIZE(exynos5_clkset_mout_cpu_list),
  345. };
  346. static struct clksrc_clk exynos5_clk_mout_cpu = {
  347. .clk = {
  348. .name = "mout_cpu",
  349. },
  350. .sources = &exynos5_clkset_mout_cpu,
  351. .reg_src = { .reg = EXYNOS5_CLKSRC_CPU, .shift = 16, .size = 1 },
  352. };
  353. static struct clksrc_clk exynos5_clk_dout_armclk = {
  354. .clk = {
  355. .name = "dout_armclk",
  356. .parent = &exynos5_clk_mout_cpu.clk,
  357. },
  358. .reg_div = { .reg = EXYNOS5_CLKDIV_CPU0, .shift = 0, .size = 3 },
  359. };
  360. static struct clksrc_clk exynos5_clk_dout_arm2clk = {
  361. .clk = {
  362. .name = "dout_arm2clk",
  363. .parent = &exynos5_clk_dout_armclk.clk,
  364. },
  365. .reg_div = { .reg = EXYNOS5_CLKDIV_CPU0, .shift = 28, .size = 3 },
  366. };
  367. static struct clk exynos5_clk_armclk = {
  368. .name = "armclk",
  369. .parent = &exynos5_clk_dout_arm2clk.clk,
  370. };
  371. /* Core list of CMU_CDREX side */
  372. static struct clk *exynos5_clkset_cdrex_list[] = {
  373. [0] = &exynos5_clk_mout_mpll.clk,
  374. [1] = &exynos5_clk_mout_bpll.clk,
  375. };
  376. static struct clksrc_sources exynos5_clkset_cdrex = {
  377. .sources = exynos5_clkset_cdrex_list,
  378. .nr_sources = ARRAY_SIZE(exynos5_clkset_cdrex_list),
  379. };
  380. static struct clksrc_clk exynos5_clk_cdrex = {
  381. .clk = {
  382. .name = "clk_cdrex",
  383. },
  384. .sources = &exynos5_clkset_cdrex,
  385. .reg_src = { .reg = EXYNOS5_CLKSRC_CDREX, .shift = 4, .size = 1 },
  386. .reg_div = { .reg = EXYNOS5_CLKDIV_CDREX, .shift = 16, .size = 3 },
  387. };
  388. static struct clksrc_clk exynos5_clk_aclk_acp = {
  389. .clk = {
  390. .name = "aclk_acp",
  391. .parent = &exynos5_clk_mout_mpll.clk,
  392. },
  393. .reg_div = { .reg = EXYNOS5_CLKDIV_ACP, .shift = 0, .size = 3 },
  394. };
  395. static struct clksrc_clk exynos5_clk_pclk_acp = {
  396. .clk = {
  397. .name = "pclk_acp",
  398. .parent = &exynos5_clk_aclk_acp.clk,
  399. },
  400. .reg_div = { .reg = EXYNOS5_CLKDIV_ACP, .shift = 4, .size = 3 },
  401. };
  402. /* Core list of CMU_TOP side */
  403. static struct clk *exynos5_clkset_aclk_top_list[] = {
  404. [0] = &exynos5_clk_mout_mpll_user.clk,
  405. [1] = &exynos5_clk_mout_bpll_user.clk,
  406. };
  407. static struct clksrc_sources exynos5_clkset_aclk = {
  408. .sources = exynos5_clkset_aclk_top_list,
  409. .nr_sources = ARRAY_SIZE(exynos5_clkset_aclk_top_list),
  410. };
  411. static struct clksrc_clk exynos5_clk_aclk_400 = {
  412. .clk = {
  413. .name = "aclk_400",
  414. },
  415. .sources = &exynos5_clkset_aclk,
  416. .reg_src = { .reg = EXYNOS5_CLKSRC_TOP0, .shift = 20, .size = 1 },
  417. .reg_div = { .reg = EXYNOS5_CLKDIV_TOP0, .shift = 24, .size = 3 },
  418. };
  419. static struct clk *exynos5_clkset_aclk_333_166_list[] = {
  420. [0] = &exynos5_clk_mout_cpll.clk,
  421. [1] = &exynos5_clk_mout_mpll_user.clk,
  422. };
  423. static struct clksrc_sources exynos5_clkset_aclk_333_166 = {
  424. .sources = exynos5_clkset_aclk_333_166_list,
  425. .nr_sources = ARRAY_SIZE(exynos5_clkset_aclk_333_166_list),
  426. };
  427. static struct clksrc_clk exynos5_clk_aclk_333 = {
  428. .clk = {
  429. .name = "aclk_333",
  430. },
  431. .sources = &exynos5_clkset_aclk_333_166,
  432. .reg_src = { .reg = EXYNOS5_CLKSRC_TOP0, .shift = 16, .size = 1 },
  433. .reg_div = { .reg = EXYNOS5_CLKDIV_TOP0, .shift = 20, .size = 3 },
  434. };
  435. static struct clksrc_clk exynos5_clk_aclk_166 = {
  436. .clk = {
  437. .name = "aclk_166",
  438. },
  439. .sources = &exynos5_clkset_aclk_333_166,
  440. .reg_src = { .reg = EXYNOS5_CLKSRC_TOP0, .shift = 8, .size = 1 },
  441. .reg_div = { .reg = EXYNOS5_CLKDIV_TOP0, .shift = 8, .size = 3 },
  442. };
  443. static struct clksrc_clk exynos5_clk_aclk_266 = {
  444. .clk = {
  445. .name = "aclk_266",
  446. .parent = &exynos5_clk_mout_mpll_user.clk,
  447. },
  448. .reg_div = { .reg = EXYNOS5_CLKDIV_TOP0, .shift = 16, .size = 3 },
  449. };
  450. static struct clksrc_clk exynos5_clk_aclk_200 = {
  451. .clk = {
  452. .name = "aclk_200",
  453. },
  454. .sources = &exynos5_clkset_aclk,
  455. .reg_src = { .reg = EXYNOS5_CLKSRC_TOP0, .shift = 12, .size = 1 },
  456. .reg_div = { .reg = EXYNOS5_CLKDIV_TOP0, .shift = 12, .size = 3 },
  457. };
  458. static struct clksrc_clk exynos5_clk_aclk_66_pre = {
  459. .clk = {
  460. .name = "aclk_66_pre",
  461. .parent = &exynos5_clk_mout_mpll_user.clk,
  462. },
  463. .reg_div = { .reg = EXYNOS5_CLKDIV_TOP1, .shift = 24, .size = 3 },
  464. };
  465. static struct clksrc_clk exynos5_clk_aclk_66 = {
  466. .clk = {
  467. .name = "aclk_66",
  468. .parent = &exynos5_clk_aclk_66_pre.clk,
  469. },
  470. .reg_div = { .reg = EXYNOS5_CLKDIV_TOP0, .shift = 0, .size = 3 },
  471. };
  472. static struct clksrc_clk exynos5_clk_mout_aclk_300_gscl_mid = {
  473. .clk = {
  474. .name = "mout_aclk_300_gscl_mid",
  475. },
  476. .sources = &exynos5_clkset_aclk,
  477. .reg_src = { .reg = EXYNOS5_CLKSRC_TOP0, .shift = 24, .size = 1 },
  478. };
  479. static struct clk *exynos5_clkset_aclk_300_mid1_list[] = {
  480. [0] = &exynos5_clk_sclk_vpll.clk,
  481. [1] = &exynos5_clk_mout_cpll.clk,
  482. };
  483. static struct clksrc_sources exynos5_clkset_aclk_300_gscl_mid1 = {
  484. .sources = exynos5_clkset_aclk_300_mid1_list,
  485. .nr_sources = ARRAY_SIZE(exynos5_clkset_aclk_300_mid1_list),
  486. };
  487. static struct clksrc_clk exynos5_clk_mout_aclk_300_gscl_mid1 = {
  488. .clk = {
  489. .name = "mout_aclk_300_gscl_mid1",
  490. },
  491. .sources = &exynos5_clkset_aclk_300_gscl_mid1,
  492. .reg_src = { .reg = EXYNOS5_CLKSRC_TOP1, .shift = 12, .size = 1 },
  493. };
  494. static struct clk *exynos5_clkset_aclk_300_gscl_list[] = {
  495. [0] = &exynos5_clk_mout_aclk_300_gscl_mid.clk,
  496. [1] = &exynos5_clk_mout_aclk_300_gscl_mid1.clk,
  497. };
  498. static struct clksrc_sources exynos5_clkset_aclk_300_gscl = {
  499. .sources = exynos5_clkset_aclk_300_gscl_list,
  500. .nr_sources = ARRAY_SIZE(exynos5_clkset_aclk_300_gscl_list),
  501. };
  502. static struct clksrc_clk exynos5_clk_mout_aclk_300_gscl = {
  503. .clk = {
  504. .name = "mout_aclk_300_gscl",
  505. },
  506. .sources = &exynos5_clkset_aclk_300_gscl,
  507. .reg_src = { .reg = EXYNOS5_CLKSRC_TOP0, .shift = 25, .size = 1 },
  508. };
  509. static struct clk *exynos5_clk_src_gscl_300_list[] = {
  510. [0] = &clk_ext_xtal_mux,
  511. [1] = &exynos5_clk_mout_aclk_300_gscl.clk,
  512. };
  513. static struct clksrc_sources exynos5_clk_src_gscl_300 = {
  514. .sources = exynos5_clk_src_gscl_300_list,
  515. .nr_sources = ARRAY_SIZE(exynos5_clk_src_gscl_300_list),
  516. };
  517. static struct clksrc_clk exynos5_clk_aclk_300_gscl = {
  518. .clk = {
  519. .name = "aclk_300_gscl",
  520. },
  521. .sources = &exynos5_clk_src_gscl_300,
  522. .reg_src = { .reg = EXYNOS5_CLKSRC_TOP3, .shift = 10, .size = 1 },
  523. };
  524. static struct clk exynos5_init_clocks_off[] = {
  525. {
  526. .name = "timers",
  527. .parent = &exynos5_clk_aclk_66.clk,
  528. .enable = exynos5_clk_ip_peric_ctrl,
  529. .ctrlbit = (1 << 24),
  530. }, {
  531. .name = "tmu_apbif",
  532. .parent = &exynos5_clk_aclk_66.clk,
  533. .enable = exynos5_clk_ip_peris_ctrl,
  534. .ctrlbit = (1 << 21),
  535. }, {
  536. .name = "rtc",
  537. .parent = &exynos5_clk_aclk_66.clk,
  538. .enable = exynos5_clk_ip_peris_ctrl,
  539. .ctrlbit = (1 << 20),
  540. }, {
  541. .name = "watchdog",
  542. .parent = &exynos5_clk_aclk_66.clk,
  543. .enable = exynos5_clk_ip_peris_ctrl,
  544. .ctrlbit = (1 << 19),
  545. }, {
  546. .name = "biu", /* bus interface unit clock */
  547. .devname = "dw_mmc.0",
  548. .parent = &exynos5_clk_aclk_200.clk,
  549. .enable = exynos5_clk_ip_fsys_ctrl,
  550. .ctrlbit = (1 << 12),
  551. }, {
  552. .name = "biu",
  553. .devname = "dw_mmc.1",
  554. .parent = &exynos5_clk_aclk_200.clk,
  555. .enable = exynos5_clk_ip_fsys_ctrl,
  556. .ctrlbit = (1 << 13),
  557. }, {
  558. .name = "biu",
  559. .devname = "dw_mmc.2",
  560. .parent = &exynos5_clk_aclk_200.clk,
  561. .enable = exynos5_clk_ip_fsys_ctrl,
  562. .ctrlbit = (1 << 14),
  563. }, {
  564. .name = "biu",
  565. .devname = "dw_mmc.3",
  566. .parent = &exynos5_clk_aclk_200.clk,
  567. .enable = exynos5_clk_ip_fsys_ctrl,
  568. .ctrlbit = (1 << 15),
  569. }, {
  570. .name = "sata",
  571. .devname = "exynos5-sata",
  572. .parent = &exynos5_clk_aclk_200.clk,
  573. .enable = exynos5_clk_ip_fsys_ctrl,
  574. .ctrlbit = (1 << 6),
  575. }, {
  576. .name = "sata-phy",
  577. .devname = "exynos5-sata-phy",
  578. .parent = &exynos5_clk_aclk_200.clk,
  579. .enable = exynos5_clk_ip_fsys_ctrl,
  580. .ctrlbit = (1 << 24),
  581. }, {
  582. .name = "i2c",
  583. .devname = "exynos5-sata-phy-i2c",
  584. .parent = &exynos5_clk_aclk_200.clk,
  585. .enable = exynos5_clk_ip_fsys_ctrl,
  586. .ctrlbit = (1 << 25),
  587. }, {
  588. .name = "mfc",
  589. .devname = "s5p-mfc-v6",
  590. .enable = exynos5_clk_ip_mfc_ctrl,
  591. .ctrlbit = (1 << 0),
  592. }, {
  593. .name = "hdmi",
  594. .devname = "exynos5-hdmi",
  595. .enable = exynos5_clk_ip_disp1_ctrl,
  596. .ctrlbit = (1 << 6),
  597. }, {
  598. .name = "hdmiphy",
  599. .devname = "exynos5-hdmi",
  600. .enable = exynos5_clk_hdmiphy_ctrl,
  601. .ctrlbit = (1 << 0),
  602. }, {
  603. .name = "mixer",
  604. .devname = "exynos5-mixer",
  605. .enable = exynos5_clk_ip_disp1_ctrl,
  606. .ctrlbit = (1 << 5),
  607. }, {
  608. .name = "dp",
  609. .devname = "exynos-dp",
  610. .enable = exynos5_clk_ip_disp1_ctrl,
  611. .ctrlbit = (1 << 4),
  612. }, {
  613. .name = "jpeg",
  614. .enable = exynos5_clk_ip_gen_ctrl,
  615. .ctrlbit = (1 << 2),
  616. }, {
  617. .name = "dsim0",
  618. .enable = exynos5_clk_ip_disp1_ctrl,
  619. .ctrlbit = (1 << 3),
  620. }, {
  621. .name = "iis",
  622. .devname = "samsung-i2s.1",
  623. .enable = exynos5_clk_ip_peric_ctrl,
  624. .ctrlbit = (1 << 20),
  625. }, {
  626. .name = "iis",
  627. .devname = "samsung-i2s.2",
  628. .enable = exynos5_clk_ip_peric_ctrl,
  629. .ctrlbit = (1 << 21),
  630. }, {
  631. .name = "pcm",
  632. .devname = "samsung-pcm.1",
  633. .enable = exynos5_clk_ip_peric_ctrl,
  634. .ctrlbit = (1 << 22),
  635. }, {
  636. .name = "pcm",
  637. .devname = "samsung-pcm.2",
  638. .enable = exynos5_clk_ip_peric_ctrl,
  639. .ctrlbit = (1 << 23),
  640. }, {
  641. .name = "spdif",
  642. .devname = "samsung-spdif",
  643. .enable = exynos5_clk_ip_peric_ctrl,
  644. .ctrlbit = (1 << 26),
  645. }, {
  646. .name = "ac97",
  647. .devname = "samsung-ac97",
  648. .enable = exynos5_clk_ip_peric_ctrl,
  649. .ctrlbit = (1 << 27),
  650. }, {
  651. .name = "usbhost",
  652. .enable = exynos5_clk_ip_fsys_ctrl ,
  653. .ctrlbit = (1 << 18),
  654. }, {
  655. .name = "usbotg",
  656. .enable = exynos5_clk_ip_fsys_ctrl,
  657. .ctrlbit = (1 << 7),
  658. }, {
  659. .name = "nfcon",
  660. .enable = exynos5_clk_ip_fsys_ctrl,
  661. .ctrlbit = (1 << 22),
  662. }, {
  663. .name = "iop",
  664. .enable = exynos5_clk_ip_fsys_ctrl,
  665. .ctrlbit = ((1 << 30) | (1 << 26) | (1 << 23)),
  666. }, {
  667. .name = "core_iop",
  668. .enable = exynos5_clk_ip_core_ctrl,
  669. .ctrlbit = ((1 << 21) | (1 << 3)),
  670. }, {
  671. .name = "mcu_iop",
  672. .enable = exynos5_clk_ip_fsys_ctrl,
  673. .ctrlbit = (1 << 0),
  674. }, {
  675. .name = "i2c",
  676. .devname = "s3c2440-i2c.0",
  677. .parent = &exynos5_clk_aclk_66.clk,
  678. .enable = exynos5_clk_ip_peric_ctrl,
  679. .ctrlbit = (1 << 6),
  680. }, {
  681. .name = "i2c",
  682. .devname = "s3c2440-i2c.1",
  683. .parent = &exynos5_clk_aclk_66.clk,
  684. .enable = exynos5_clk_ip_peric_ctrl,
  685. .ctrlbit = (1 << 7),
  686. }, {
  687. .name = "i2c",
  688. .devname = "s3c2440-i2c.2",
  689. .parent = &exynos5_clk_aclk_66.clk,
  690. .enable = exynos5_clk_ip_peric_ctrl,
  691. .ctrlbit = (1 << 8),
  692. }, {
  693. .name = "i2c",
  694. .devname = "s3c2440-i2c.3",
  695. .parent = &exynos5_clk_aclk_66.clk,
  696. .enable = exynos5_clk_ip_peric_ctrl,
  697. .ctrlbit = (1 << 9),
  698. }, {
  699. .name = "i2c",
  700. .devname = "s3c2440-i2c.4",
  701. .parent = &exynos5_clk_aclk_66.clk,
  702. .enable = exynos5_clk_ip_peric_ctrl,
  703. .ctrlbit = (1 << 10),
  704. }, {
  705. .name = "i2c",
  706. .devname = "s3c2440-i2c.5",
  707. .parent = &exynos5_clk_aclk_66.clk,
  708. .enable = exynos5_clk_ip_peric_ctrl,
  709. .ctrlbit = (1 << 11),
  710. }, {
  711. .name = "i2c",
  712. .devname = "s3c2440-i2c.6",
  713. .parent = &exynos5_clk_aclk_66.clk,
  714. .enable = exynos5_clk_ip_peric_ctrl,
  715. .ctrlbit = (1 << 12),
  716. }, {
  717. .name = "i2c",
  718. .devname = "s3c2440-i2c.7",
  719. .parent = &exynos5_clk_aclk_66.clk,
  720. .enable = exynos5_clk_ip_peric_ctrl,
  721. .ctrlbit = (1 << 13),
  722. }, {
  723. .name = "i2c",
  724. .devname = "s3c2440-hdmiphy-i2c",
  725. .parent = &exynos5_clk_aclk_66.clk,
  726. .enable = exynos5_clk_ip_peric_ctrl,
  727. .ctrlbit = (1 << 14),
  728. }, {
  729. .name = "spi",
  730. .devname = "exynos4210-spi.0",
  731. .parent = &exynos5_clk_aclk_66.clk,
  732. .enable = exynos5_clk_ip_peric_ctrl,
  733. .ctrlbit = (1 << 16),
  734. }, {
  735. .name = "spi",
  736. .devname = "exynos4210-spi.1",
  737. .parent = &exynos5_clk_aclk_66.clk,
  738. .enable = exynos5_clk_ip_peric_ctrl,
  739. .ctrlbit = (1 << 17),
  740. }, {
  741. .name = "spi",
  742. .devname = "exynos4210-spi.2",
  743. .parent = &exynos5_clk_aclk_66.clk,
  744. .enable = exynos5_clk_ip_peric_ctrl,
  745. .ctrlbit = (1 << 18),
  746. }, {
  747. .name = "gscl",
  748. .devname = "exynos-gsc.0",
  749. .enable = exynos5_clk_ip_gscl_ctrl,
  750. .ctrlbit = (1 << 0),
  751. }, {
  752. .name = "gscl",
  753. .devname = "exynos-gsc.1",
  754. .enable = exynos5_clk_ip_gscl_ctrl,
  755. .ctrlbit = (1 << 1),
  756. }, {
  757. .name = "gscl",
  758. .devname = "exynos-gsc.2",
  759. .enable = exynos5_clk_ip_gscl_ctrl,
  760. .ctrlbit = (1 << 2),
  761. }, {
  762. .name = "gscl",
  763. .devname = "exynos-gsc.3",
  764. .enable = exynos5_clk_ip_gscl_ctrl,
  765. .ctrlbit = (1 << 3),
  766. }, {
  767. .name = "sysmmu",
  768. .devname = "exynos-sysmmu.1",
  769. .enable = &exynos5_clk_ip_mfc_ctrl,
  770. .ctrlbit = (1 << 1),
  771. }, {
  772. .name = "sysmmu",
  773. .devname = "exynos-sysmmu.0",
  774. .enable = &exynos5_clk_ip_mfc_ctrl,
  775. .ctrlbit = (1 << 2),
  776. }, {
  777. .name = "sysmmu",
  778. .devname = "exynos-sysmmu.2",
  779. .enable = &exynos5_clk_ip_disp1_ctrl,
  780. .ctrlbit = (1 << 9)
  781. }, {
  782. .name = "sysmmu",
  783. .devname = "exynos-sysmmu.3",
  784. .enable = &exynos5_clk_ip_gen_ctrl,
  785. .ctrlbit = (1 << 7),
  786. }, {
  787. .name = "sysmmu",
  788. .devname = "exynos-sysmmu.4",
  789. .enable = &exynos5_clk_ip_gen_ctrl,
  790. .ctrlbit = (1 << 6)
  791. }, {
  792. .name = "sysmmu",
  793. .devname = "exynos-sysmmu.5",
  794. .enable = &exynos5_clk_ip_gscl_ctrl,
  795. .ctrlbit = (1 << 7),
  796. }, {
  797. .name = "sysmmu",
  798. .devname = "exynos-sysmmu.6",
  799. .enable = &exynos5_clk_ip_gscl_ctrl,
  800. .ctrlbit = (1 << 8),
  801. }, {
  802. .name = "sysmmu",
  803. .devname = "exynos-sysmmu.7",
  804. .enable = &exynos5_clk_ip_gscl_ctrl,
  805. .ctrlbit = (1 << 9),
  806. }, {
  807. .name = "sysmmu",
  808. .devname = "exynos-sysmmu.8",
  809. .enable = &exynos5_clk_ip_gscl_ctrl,
  810. .ctrlbit = (1 << 10),
  811. }, {
  812. .name = "sysmmu",
  813. .devname = "exynos-sysmmu.9",
  814. .enable = &exynos5_clk_ip_isp0_ctrl,
  815. .ctrlbit = (0x3F << 8),
  816. }, {
  817. .name = "sysmmu",
  818. .devname = "exynos-sysmmu.10",
  819. .enable = &exynos5_clk_ip_isp1_ctrl,
  820. .ctrlbit = (0xF << 4),
  821. }, {
  822. .name = "sysmmu",
  823. .devname = "exynos-sysmmu.11",
  824. .enable = &exynos5_clk_ip_disp1_ctrl,
  825. .ctrlbit = (1 << 8)
  826. }, {
  827. .name = "sysmmu",
  828. .devname = "exynos-sysmmu.12",
  829. .enable = &exynos5_clk_ip_gscl_ctrl,
  830. .ctrlbit = (1 << 11),
  831. }, {
  832. .name = "sysmmu",
  833. .devname = "exynos-sysmmu.13",
  834. .enable = &exynos5_clk_ip_gscl_ctrl,
  835. .ctrlbit = (1 << 12),
  836. }, {
  837. .name = "sysmmu",
  838. .devname = "exynos-sysmmu.14",
  839. .enable = &exynos5_clk_ip_acp_ctrl,
  840. .ctrlbit = (1 << 7)
  841. }
  842. };
  843. static struct clk exynos5_init_clocks_on[] = {
  844. {
  845. .name = "uart",
  846. .devname = "s5pv210-uart.0",
  847. .enable = exynos5_clk_ip_peric_ctrl,
  848. .ctrlbit = (1 << 0),
  849. }, {
  850. .name = "uart",
  851. .devname = "s5pv210-uart.1",
  852. .enable = exynos5_clk_ip_peric_ctrl,
  853. .ctrlbit = (1 << 1),
  854. }, {
  855. .name = "uart",
  856. .devname = "s5pv210-uart.2",
  857. .enable = exynos5_clk_ip_peric_ctrl,
  858. .ctrlbit = (1 << 2),
  859. }, {
  860. .name = "uart",
  861. .devname = "s5pv210-uart.3",
  862. .enable = exynos5_clk_ip_peric_ctrl,
  863. .ctrlbit = (1 << 3),
  864. }, {
  865. .name = "uart",
  866. .devname = "s5pv210-uart.4",
  867. .enable = exynos5_clk_ip_peric_ctrl,
  868. .ctrlbit = (1 << 4),
  869. }, {
  870. .name = "uart",
  871. .devname = "s5pv210-uart.5",
  872. .enable = exynos5_clk_ip_peric_ctrl,
  873. .ctrlbit = (1 << 5),
  874. }
  875. };
  876. static struct clk exynos5_clk_pdma0 = {
  877. .name = "dma",
  878. .devname = "dma-pl330.0",
  879. .enable = exynos5_clk_ip_fsys_ctrl,
  880. .ctrlbit = (1 << 1),
  881. };
  882. static struct clk exynos5_clk_pdma1 = {
  883. .name = "dma",
  884. .devname = "dma-pl330.1",
  885. .enable = exynos5_clk_ip_fsys_ctrl,
  886. .ctrlbit = (1 << 2),
  887. };
  888. static struct clk exynos5_clk_mdma1 = {
  889. .name = "dma",
  890. .devname = "dma-pl330.2",
  891. .enable = exynos5_clk_ip_gen_ctrl,
  892. .ctrlbit = (1 << 4),
  893. };
  894. static struct clk exynos5_clk_fimd1 = {
  895. .name = "fimd",
  896. .devname = "exynos5-fb.1",
  897. .enable = exynos5_clk_ip_disp1_ctrl,
  898. .ctrlbit = (1 << 0),
  899. };
  900. static struct clk *exynos5_clkset_group_list[] = {
  901. [0] = &clk_ext_xtal_mux,
  902. [1] = NULL,
  903. [2] = &exynos5_clk_sclk_hdmi24m,
  904. [3] = &exynos5_clk_sclk_dptxphy,
  905. [4] = &exynos5_clk_sclk_usbphy,
  906. [5] = &exynos5_clk_sclk_hdmiphy,
  907. [6] = &exynos5_clk_mout_mpll_user.clk,
  908. [7] = &exynos5_clk_mout_epll.clk,
  909. [8] = &exynos5_clk_sclk_vpll.clk,
  910. [9] = &exynos5_clk_mout_cpll.clk,
  911. };
  912. static struct clksrc_sources exynos5_clkset_group = {
  913. .sources = exynos5_clkset_group_list,
  914. .nr_sources = ARRAY_SIZE(exynos5_clkset_group_list),
  915. };
  916. /* Possible clock sources for aclk_266_gscl_sub Mux */
  917. static struct clk *clk_src_gscl_266_list[] = {
  918. [0] = &clk_ext_xtal_mux,
  919. [1] = &exynos5_clk_aclk_266.clk,
  920. };
  921. static struct clksrc_sources clk_src_gscl_266 = {
  922. .sources = clk_src_gscl_266_list,
  923. .nr_sources = ARRAY_SIZE(clk_src_gscl_266_list),
  924. };
  925. static struct clksrc_clk exynos5_clk_dout_mmc0 = {
  926. .clk = {
  927. .name = "dout_mmc0",
  928. },
  929. .sources = &exynos5_clkset_group,
  930. .reg_src = { .reg = EXYNOS5_CLKSRC_FSYS, .shift = 0, .size = 4 },
  931. .reg_div = { .reg = EXYNOS5_CLKDIV_FSYS1, .shift = 0, .size = 4 },
  932. };
  933. static struct clksrc_clk exynos5_clk_dout_mmc1 = {
  934. .clk = {
  935. .name = "dout_mmc1",
  936. },
  937. .sources = &exynos5_clkset_group,
  938. .reg_src = { .reg = EXYNOS5_CLKSRC_FSYS, .shift = 4, .size = 4 },
  939. .reg_div = { .reg = EXYNOS5_CLKDIV_FSYS1, .shift = 16, .size = 4 },
  940. };
  941. static struct clksrc_clk exynos5_clk_dout_mmc2 = {
  942. .clk = {
  943. .name = "dout_mmc2",
  944. },
  945. .sources = &exynos5_clkset_group,
  946. .reg_src = { .reg = EXYNOS5_CLKSRC_FSYS, .shift = 8, .size = 4 },
  947. .reg_div = { .reg = EXYNOS5_CLKDIV_FSYS2, .shift = 0, .size = 4 },
  948. };
  949. static struct clksrc_clk exynos5_clk_dout_mmc3 = {
  950. .clk = {
  951. .name = "dout_mmc3",
  952. },
  953. .sources = &exynos5_clkset_group,
  954. .reg_src = { .reg = EXYNOS5_CLKSRC_FSYS, .shift = 12, .size = 4 },
  955. .reg_div = { .reg = EXYNOS5_CLKDIV_FSYS2, .shift = 16, .size = 4 },
  956. };
  957. static struct clksrc_clk exynos5_clk_dout_mmc4 = {
  958. .clk = {
  959. .name = "dout_mmc4",
  960. },
  961. .sources = &exynos5_clkset_group,
  962. .reg_src = { .reg = EXYNOS5_CLKSRC_FSYS, .shift = 16, .size = 4 },
  963. .reg_div = { .reg = EXYNOS5_CLKDIV_FSYS3, .shift = 0, .size = 4 },
  964. };
  965. static struct clksrc_clk exynos5_clk_sclk_uart0 = {
  966. .clk = {
  967. .name = "uclk1",
  968. .devname = "exynos4210-uart.0",
  969. .enable = exynos5_clksrc_mask_peric0_ctrl,
  970. .ctrlbit = (1 << 0),
  971. },
  972. .sources = &exynos5_clkset_group,
  973. .reg_src = { .reg = EXYNOS5_CLKSRC_PERIC0, .shift = 0, .size = 4 },
  974. .reg_div = { .reg = EXYNOS5_CLKDIV_PERIC0, .shift = 0, .size = 4 },
  975. };
  976. static struct clksrc_clk exynos5_clk_sclk_uart1 = {
  977. .clk = {
  978. .name = "uclk1",
  979. .devname = "exynos4210-uart.1",
  980. .enable = exynos5_clksrc_mask_peric0_ctrl,
  981. .ctrlbit = (1 << 4),
  982. },
  983. .sources = &exynos5_clkset_group,
  984. .reg_src = { .reg = EXYNOS5_CLKSRC_PERIC0, .shift = 4, .size = 4 },
  985. .reg_div = { .reg = EXYNOS5_CLKDIV_PERIC0, .shift = 4, .size = 4 },
  986. };
  987. static struct clksrc_clk exynos5_clk_sclk_uart2 = {
  988. .clk = {
  989. .name = "uclk1",
  990. .devname = "exynos4210-uart.2",
  991. .enable = exynos5_clksrc_mask_peric0_ctrl,
  992. .ctrlbit = (1 << 8),
  993. },
  994. .sources = &exynos5_clkset_group,
  995. .reg_src = { .reg = EXYNOS5_CLKSRC_PERIC0, .shift = 8, .size = 4 },
  996. .reg_div = { .reg = EXYNOS5_CLKDIV_PERIC0, .shift = 8, .size = 4 },
  997. };
  998. static struct clksrc_clk exynos5_clk_sclk_uart3 = {
  999. .clk = {
  1000. .name = "uclk1",
  1001. .devname = "exynos4210-uart.3",
  1002. .enable = exynos5_clksrc_mask_peric0_ctrl,
  1003. .ctrlbit = (1 << 12),
  1004. },
  1005. .sources = &exynos5_clkset_group,
  1006. .reg_src = { .reg = EXYNOS5_CLKSRC_PERIC0, .shift = 12, .size = 4 },
  1007. .reg_div = { .reg = EXYNOS5_CLKDIV_PERIC0, .shift = 12, .size = 4 },
  1008. };
  1009. static struct clksrc_clk exynos5_clk_sclk_mmc0 = {
  1010. .clk = {
  1011. .name = "ciu", /* card interface unit clock */
  1012. .devname = "dw_mmc.0",
  1013. .parent = &exynos5_clk_dout_mmc0.clk,
  1014. .enable = exynos5_clksrc_mask_fsys_ctrl,
  1015. .ctrlbit = (1 << 0),
  1016. },
  1017. .reg_div = { .reg = EXYNOS5_CLKDIV_FSYS1, .shift = 8, .size = 8 },
  1018. };
  1019. static struct clksrc_clk exynos5_clk_sclk_mmc1 = {
  1020. .clk = {
  1021. .name = "ciu",
  1022. .devname = "dw_mmc.1",
  1023. .parent = &exynos5_clk_dout_mmc1.clk,
  1024. .enable = exynos5_clksrc_mask_fsys_ctrl,
  1025. .ctrlbit = (1 << 4),
  1026. },
  1027. .reg_div = { .reg = EXYNOS5_CLKDIV_FSYS1, .shift = 24, .size = 8 },
  1028. };
  1029. static struct clksrc_clk exynos5_clk_sclk_mmc2 = {
  1030. .clk = {
  1031. .name = "ciu",
  1032. .devname = "dw_mmc.2",
  1033. .parent = &exynos5_clk_dout_mmc2.clk,
  1034. .enable = exynos5_clksrc_mask_fsys_ctrl,
  1035. .ctrlbit = (1 << 8),
  1036. },
  1037. .reg_div = { .reg = EXYNOS5_CLKDIV_FSYS2, .shift = 8, .size = 8 },
  1038. };
  1039. static struct clksrc_clk exynos5_clk_sclk_mmc3 = {
  1040. .clk = {
  1041. .name = "ciu",
  1042. .devname = "dw_mmc.3",
  1043. .parent = &exynos5_clk_dout_mmc3.clk,
  1044. .enable = exynos5_clksrc_mask_fsys_ctrl,
  1045. .ctrlbit = (1 << 12),
  1046. },
  1047. .reg_div = { .reg = EXYNOS5_CLKDIV_FSYS2, .shift = 24, .size = 8 },
  1048. };
  1049. static struct clksrc_clk exynos5_clk_mdout_spi0 = {
  1050. .clk = {
  1051. .name = "mdout_spi",
  1052. .devname = "exynos4210-spi.0",
  1053. },
  1054. .sources = &exynos5_clkset_group,
  1055. .reg_src = { .reg = EXYNOS5_CLKSRC_PERIC1, .shift = 16, .size = 4 },
  1056. .reg_div = { .reg = EXYNOS5_CLKDIV_PERIC1, .shift = 0, .size = 4 },
  1057. };
  1058. static struct clksrc_clk exynos5_clk_mdout_spi1 = {
  1059. .clk = {
  1060. .name = "mdout_spi",
  1061. .devname = "exynos4210-spi.1",
  1062. },
  1063. .sources = &exynos5_clkset_group,
  1064. .reg_src = { .reg = EXYNOS5_CLKSRC_PERIC1, .shift = 20, .size = 4 },
  1065. .reg_div = { .reg = EXYNOS5_CLKDIV_PERIC1, .shift = 16, .size = 4 },
  1066. };
  1067. static struct clksrc_clk exynos5_clk_mdout_spi2 = {
  1068. .clk = {
  1069. .name = "mdout_spi",
  1070. .devname = "exynos4210-spi.2",
  1071. },
  1072. .sources = &exynos5_clkset_group,
  1073. .reg_src = { .reg = EXYNOS5_CLKSRC_PERIC1, .shift = 24, .size = 4 },
  1074. .reg_div = { .reg = EXYNOS5_CLKDIV_PERIC2, .shift = 0, .size = 4 },
  1075. };
  1076. static struct clksrc_clk exynos5_clk_sclk_spi0 = {
  1077. .clk = {
  1078. .name = "sclk_spi",
  1079. .devname = "exynos4210-spi.0",
  1080. .parent = &exynos5_clk_mdout_spi0.clk,
  1081. .enable = exynos5_clksrc_mask_peric1_ctrl,
  1082. .ctrlbit = (1 << 16),
  1083. },
  1084. .reg_div = { .reg = EXYNOS5_CLKDIV_PERIC1, .shift = 8, .size = 8 },
  1085. };
  1086. static struct clksrc_clk exynos5_clk_sclk_spi1 = {
  1087. .clk = {
  1088. .name = "sclk_spi",
  1089. .devname = "exynos4210-spi.1",
  1090. .parent = &exynos5_clk_mdout_spi1.clk,
  1091. .enable = exynos5_clksrc_mask_peric1_ctrl,
  1092. .ctrlbit = (1 << 20),
  1093. },
  1094. .reg_div = { .reg = EXYNOS5_CLKDIV_PERIC1, .shift = 24, .size = 8 },
  1095. };
  1096. static struct clksrc_clk exynos5_clk_sclk_spi2 = {
  1097. .clk = {
  1098. .name = "sclk_spi",
  1099. .devname = "exynos4210-spi.2",
  1100. .parent = &exynos5_clk_mdout_spi2.clk,
  1101. .enable = exynos5_clksrc_mask_peric1_ctrl,
  1102. .ctrlbit = (1 << 24),
  1103. },
  1104. .reg_div = { .reg = EXYNOS5_CLKDIV_PERIC2, .shift = 8, .size = 8 },
  1105. };
  1106. static struct clksrc_clk exynos5_clk_sclk_fimd1 = {
  1107. .clk = {
  1108. .name = "sclk_fimd",
  1109. .devname = "exynos5-fb.1",
  1110. .enable = exynos5_clksrc_mask_disp1_0_ctrl,
  1111. .ctrlbit = (1 << 0),
  1112. },
  1113. .sources = &exynos5_clkset_group,
  1114. .reg_src = { .reg = EXYNOS5_CLKSRC_DISP1_0, .shift = 0, .size = 4 },
  1115. .reg_div = { .reg = EXYNOS5_CLKDIV_DISP1_0, .shift = 0, .size = 4 },
  1116. };
  1117. static struct clksrc_clk exynos5_clksrcs[] = {
  1118. {
  1119. .clk = {
  1120. .name = "aclk_266_gscl",
  1121. },
  1122. .sources = &clk_src_gscl_266,
  1123. .reg_src = { .reg = EXYNOS5_CLKSRC_TOP3, .shift = 8, .size = 1 },
  1124. }, {
  1125. .clk = {
  1126. .name = "sclk_g3d",
  1127. .devname = "mali-t604.0",
  1128. .enable = exynos5_clk_block_ctrl,
  1129. .ctrlbit = (1 << 1),
  1130. },
  1131. .sources = &exynos5_clkset_aclk,
  1132. .reg_src = { .reg = EXYNOS5_CLKSRC_TOP0, .shift = 20, .size = 1 },
  1133. .reg_div = { .reg = EXYNOS5_CLKDIV_TOP0, .shift = 24, .size = 3 },
  1134. }, {
  1135. .clk = {
  1136. .name = "sclk_sata",
  1137. .devname = "exynos5-sata",
  1138. .enable = exynos5_clksrc_mask_fsys_ctrl,
  1139. .ctrlbit = (1 << 24),
  1140. },
  1141. .sources = &exynos5_clkset_aclk,
  1142. .reg_src = { .reg = EXYNOS5_CLKSRC_FSYS, .shift = 24, .size = 1 },
  1143. .reg_div = { .reg = EXYNOS5_CLKDIV_FSYS0, .shift = 20, .size = 4 },
  1144. }, {
  1145. .clk = {
  1146. .name = "sclk_gscl_wrap",
  1147. .devname = "s5p-mipi-csis.0",
  1148. .enable = exynos5_clksrc_mask_gscl_ctrl,
  1149. .ctrlbit = (1 << 24),
  1150. },
  1151. .sources = &exynos5_clkset_group,
  1152. .reg_src = { .reg = EXYNOS5_CLKSRC_GSCL, .shift = 24, .size = 4 },
  1153. .reg_div = { .reg = EXYNOS5_CLKDIV_GSCL, .shift = 24, .size = 4 },
  1154. }, {
  1155. .clk = {
  1156. .name = "sclk_gscl_wrap",
  1157. .devname = "s5p-mipi-csis.1",
  1158. .enable = exynos5_clksrc_mask_gscl_ctrl,
  1159. .ctrlbit = (1 << 28),
  1160. },
  1161. .sources = &exynos5_clkset_group,
  1162. .reg_src = { .reg = EXYNOS5_CLKSRC_GSCL, .shift = 28, .size = 4 },
  1163. .reg_div = { .reg = EXYNOS5_CLKDIV_GSCL, .shift = 28, .size = 4 },
  1164. }, {
  1165. .clk = {
  1166. .name = "sclk_cam0",
  1167. .enable = exynos5_clksrc_mask_gscl_ctrl,
  1168. .ctrlbit = (1 << 16),
  1169. },
  1170. .sources = &exynos5_clkset_group,
  1171. .reg_src = { .reg = EXYNOS5_CLKSRC_GSCL, .shift = 16, .size = 4 },
  1172. .reg_div = { .reg = EXYNOS5_CLKDIV_GSCL, .shift = 16, .size = 4 },
  1173. }, {
  1174. .clk = {
  1175. .name = "sclk_cam1",
  1176. .enable = exynos5_clksrc_mask_gscl_ctrl,
  1177. .ctrlbit = (1 << 20),
  1178. },
  1179. .sources = &exynos5_clkset_group,
  1180. .reg_src = { .reg = EXYNOS5_CLKSRC_GSCL, .shift = 20, .size = 4 },
  1181. .reg_div = { .reg = EXYNOS5_CLKDIV_GSCL, .shift = 20, .size = 4 },
  1182. }, {
  1183. .clk = {
  1184. .name = "sclk_jpeg",
  1185. .parent = &exynos5_clk_mout_cpll.clk,
  1186. },
  1187. .reg_div = { .reg = EXYNOS5_CLKDIV_GEN, .shift = 4, .size = 3 },
  1188. },
  1189. };
  1190. /* Clock initialization code */
  1191. static struct clksrc_clk *exynos5_sysclks[] = {
  1192. &exynos5_clk_mout_apll,
  1193. &exynos5_clk_sclk_apll,
  1194. &exynos5_clk_mout_bpll,
  1195. &exynos5_clk_mout_bpll_fout,
  1196. &exynos5_clk_mout_bpll_user,
  1197. &exynos5_clk_mout_cpll,
  1198. &exynos5_clk_mout_epll,
  1199. &exynos5_clk_mout_mpll,
  1200. &exynos5_clk_mout_mpll_fout,
  1201. &exynos5_clk_mout_mpll_user,
  1202. &exynos5_clk_vpllsrc,
  1203. &exynos5_clk_sclk_vpll,
  1204. &exynos5_clk_mout_cpu,
  1205. &exynos5_clk_dout_armclk,
  1206. &exynos5_clk_dout_arm2clk,
  1207. &exynos5_clk_cdrex,
  1208. &exynos5_clk_aclk_400,
  1209. &exynos5_clk_aclk_333,
  1210. &exynos5_clk_aclk_266,
  1211. &exynos5_clk_aclk_200,
  1212. &exynos5_clk_aclk_166,
  1213. &exynos5_clk_aclk_300_gscl,
  1214. &exynos5_clk_mout_aclk_300_gscl,
  1215. &exynos5_clk_mout_aclk_300_gscl_mid,
  1216. &exynos5_clk_mout_aclk_300_gscl_mid1,
  1217. &exynos5_clk_aclk_66_pre,
  1218. &exynos5_clk_aclk_66,
  1219. &exynos5_clk_dout_mmc0,
  1220. &exynos5_clk_dout_mmc1,
  1221. &exynos5_clk_dout_mmc2,
  1222. &exynos5_clk_dout_mmc3,
  1223. &exynos5_clk_dout_mmc4,
  1224. &exynos5_clk_aclk_acp,
  1225. &exynos5_clk_pclk_acp,
  1226. &exynos5_clk_sclk_spi0,
  1227. &exynos5_clk_sclk_spi1,
  1228. &exynos5_clk_sclk_spi2,
  1229. &exynos5_clk_mdout_spi0,
  1230. &exynos5_clk_mdout_spi1,
  1231. &exynos5_clk_mdout_spi2,
  1232. &exynos5_clk_sclk_fimd1,
  1233. };
  1234. static struct clk *exynos5_clk_cdev[] = {
  1235. &exynos5_clk_pdma0,
  1236. &exynos5_clk_pdma1,
  1237. &exynos5_clk_mdma1,
  1238. &exynos5_clk_fimd1,
  1239. };
  1240. static struct clksrc_clk *exynos5_clksrc_cdev[] = {
  1241. &exynos5_clk_sclk_uart0,
  1242. &exynos5_clk_sclk_uart1,
  1243. &exynos5_clk_sclk_uart2,
  1244. &exynos5_clk_sclk_uart3,
  1245. &exynos5_clk_sclk_mmc0,
  1246. &exynos5_clk_sclk_mmc1,
  1247. &exynos5_clk_sclk_mmc2,
  1248. &exynos5_clk_sclk_mmc3,
  1249. };
  1250. static struct clk_lookup exynos5_clk_lookup[] = {
  1251. CLKDEV_INIT("exynos4210-uart.0", "clk_uart_baud0", &exynos5_clk_sclk_uart0.clk),
  1252. CLKDEV_INIT("exynos4210-uart.1", "clk_uart_baud0", &exynos5_clk_sclk_uart1.clk),
  1253. CLKDEV_INIT("exynos4210-uart.2", "clk_uart_baud0", &exynos5_clk_sclk_uart2.clk),
  1254. CLKDEV_INIT("exynos4210-uart.3", "clk_uart_baud0", &exynos5_clk_sclk_uart3.clk),
  1255. CLKDEV_INIT("exynos4-sdhci.0", "mmc_busclk.2", &exynos5_clk_sclk_mmc0.clk),
  1256. CLKDEV_INIT("exynos4-sdhci.1", "mmc_busclk.2", &exynos5_clk_sclk_mmc1.clk),
  1257. CLKDEV_INIT("exynos4-sdhci.2", "mmc_busclk.2", &exynos5_clk_sclk_mmc2.clk),
  1258. CLKDEV_INIT("exynos4-sdhci.3", "mmc_busclk.2", &exynos5_clk_sclk_mmc3.clk),
  1259. CLKDEV_INIT("exynos4210-spi.0", "spi_busclk0", &exynos5_clk_sclk_spi0.clk),
  1260. CLKDEV_INIT("exynos4210-spi.1", "spi_busclk0", &exynos5_clk_sclk_spi1.clk),
  1261. CLKDEV_INIT("exynos4210-spi.2", "spi_busclk0", &exynos5_clk_sclk_spi2.clk),
  1262. CLKDEV_INIT("dma-pl330.0", "apb_pclk", &exynos5_clk_pdma0),
  1263. CLKDEV_INIT("dma-pl330.1", "apb_pclk", &exynos5_clk_pdma1),
  1264. CLKDEV_INIT("dma-pl330.2", "apb_pclk", &exynos5_clk_mdma1),
  1265. CLKDEV_INIT("exynos5-fb.1", "lcd", &exynos5_clk_fimd1),
  1266. };
  1267. static unsigned long exynos5_epll_get_rate(struct clk *clk)
  1268. {
  1269. return clk->rate;
  1270. }
  1271. static struct clk *exynos5_clks[] __initdata = {
  1272. &exynos5_clk_sclk_hdmi27m,
  1273. &exynos5_clk_sclk_hdmiphy,
  1274. &clk_fout_bpll,
  1275. &clk_fout_bpll_div2,
  1276. &clk_fout_cpll,
  1277. &clk_fout_mpll_div2,
  1278. &exynos5_clk_armclk,
  1279. };
  1280. static u32 epll_div[][6] = {
  1281. { 192000000, 0, 48, 3, 1, 0 },
  1282. { 180000000, 0, 45, 3, 1, 0 },
  1283. { 73728000, 1, 73, 3, 3, 47710 },
  1284. { 67737600, 1, 90, 4, 3, 20762 },
  1285. { 49152000, 0, 49, 3, 3, 9961 },
  1286. { 45158400, 0, 45, 3, 3, 10381 },
  1287. { 180633600, 0, 45, 3, 1, 10381 },
  1288. };
  1289. static int exynos5_epll_set_rate(struct clk *clk, unsigned long rate)
  1290. {
  1291. unsigned int epll_con, epll_con_k;
  1292. unsigned int i;
  1293. unsigned int tmp;
  1294. unsigned int epll_rate;
  1295. unsigned int locktime;
  1296. unsigned int lockcnt;
  1297. /* Return if nothing changed */
  1298. if (clk->rate == rate)
  1299. return 0;
  1300. if (clk->parent)
  1301. epll_rate = clk_get_rate(clk->parent);
  1302. else
  1303. epll_rate = clk_ext_xtal_mux.rate;
  1304. if (epll_rate != 24000000) {
  1305. pr_err("Invalid Clock : recommended clock is 24MHz.\n");
  1306. return -EINVAL;
  1307. }
  1308. epll_con = __raw_readl(EXYNOS5_EPLL_CON0);
  1309. epll_con &= ~(0x1 << 27 | \
  1310. PLL46XX_MDIV_MASK << PLL46XX_MDIV_SHIFT | \
  1311. PLL46XX_PDIV_MASK << PLL46XX_PDIV_SHIFT | \
  1312. PLL46XX_SDIV_MASK << PLL46XX_SDIV_SHIFT);
  1313. for (i = 0; i < ARRAY_SIZE(epll_div); i++) {
  1314. if (epll_div[i][0] == rate) {
  1315. epll_con_k = epll_div[i][5] << 0;
  1316. epll_con |= epll_div[i][1] << 27;
  1317. epll_con |= epll_div[i][2] << PLL46XX_MDIV_SHIFT;
  1318. epll_con |= epll_div[i][3] << PLL46XX_PDIV_SHIFT;
  1319. epll_con |= epll_div[i][4] << PLL46XX_SDIV_SHIFT;
  1320. break;
  1321. }
  1322. }
  1323. if (i == ARRAY_SIZE(epll_div)) {
  1324. printk(KERN_ERR "%s: Invalid Clock EPLL Frequency\n",
  1325. __func__);
  1326. return -EINVAL;
  1327. }
  1328. epll_rate /= 1000000;
  1329. /* 3000 max_cycls : specification data */
  1330. locktime = 3000 / epll_rate * epll_div[i][3];
  1331. lockcnt = locktime * 10000 / (10000 / epll_rate);
  1332. __raw_writel(lockcnt, EXYNOS5_EPLL_LOCK);
  1333. __raw_writel(epll_con, EXYNOS5_EPLL_CON0);
  1334. __raw_writel(epll_con_k, EXYNOS5_EPLL_CON1);
  1335. do {
  1336. tmp = __raw_readl(EXYNOS5_EPLL_CON0);
  1337. } while (!(tmp & 0x1 << EXYNOS5_EPLLCON0_LOCKED_SHIFT));
  1338. clk->rate = rate;
  1339. return 0;
  1340. }
  1341. static struct clk_ops exynos5_epll_ops = {
  1342. .get_rate = exynos5_epll_get_rate,
  1343. .set_rate = exynos5_epll_set_rate,
  1344. };
  1345. static int xtal_rate;
  1346. static unsigned long exynos5_fout_apll_get_rate(struct clk *clk)
  1347. {
  1348. return s5p_get_pll35xx(xtal_rate, __raw_readl(EXYNOS5_APLL_CON0));
  1349. }
  1350. static struct clk_ops exynos5_fout_apll_ops = {
  1351. .get_rate = exynos5_fout_apll_get_rate,
  1352. };
  1353. #ifdef CONFIG_PM
  1354. static int exynos5_clock_suspend(void)
  1355. {
  1356. s3c_pm_do_save(exynos5_clock_save, ARRAY_SIZE(exynos5_clock_save));
  1357. return 0;
  1358. }
  1359. static void exynos5_clock_resume(void)
  1360. {
  1361. s3c_pm_do_restore_core(exynos5_clock_save, ARRAY_SIZE(exynos5_clock_save));
  1362. }
  1363. #else
  1364. #define exynos5_clock_suspend NULL
  1365. #define exynos5_clock_resume NULL
  1366. #endif
  1367. static struct syscore_ops exynos5_clock_syscore_ops = {
  1368. .suspend = exynos5_clock_suspend,
  1369. .resume = exynos5_clock_resume,
  1370. };
  1371. void __init_or_cpufreq exynos5_setup_clocks(void)
  1372. {
  1373. struct clk *xtal_clk;
  1374. unsigned long apll;
  1375. unsigned long bpll;
  1376. unsigned long cpll;
  1377. unsigned long mpll;
  1378. unsigned long epll;
  1379. unsigned long vpll;
  1380. unsigned long vpllsrc;
  1381. unsigned long xtal;
  1382. unsigned long armclk;
  1383. unsigned long mout_cdrex;
  1384. unsigned long aclk_400;
  1385. unsigned long aclk_333;
  1386. unsigned long aclk_266;
  1387. unsigned long aclk_200;
  1388. unsigned long aclk_166;
  1389. unsigned long aclk_66;
  1390. unsigned int ptr;
  1391. printk(KERN_DEBUG "%s: registering clocks\n", __func__);
  1392. xtal_clk = clk_get(NULL, "xtal");
  1393. BUG_ON(IS_ERR(xtal_clk));
  1394. xtal = clk_get_rate(xtal_clk);
  1395. xtal_rate = xtal;
  1396. clk_put(xtal_clk);
  1397. printk(KERN_DEBUG "%s: xtal is %ld\n", __func__, xtal);
  1398. apll = s5p_get_pll35xx(xtal, __raw_readl(EXYNOS5_APLL_CON0));
  1399. bpll = s5p_get_pll35xx(xtal, __raw_readl(EXYNOS5_BPLL_CON0));
  1400. cpll = s5p_get_pll35xx(xtal, __raw_readl(EXYNOS5_CPLL_CON0));
  1401. mpll = s5p_get_pll35xx(xtal, __raw_readl(EXYNOS5_MPLL_CON0));
  1402. epll = s5p_get_pll36xx(xtal, __raw_readl(EXYNOS5_EPLL_CON0),
  1403. __raw_readl(EXYNOS5_EPLL_CON1));
  1404. vpllsrc = clk_get_rate(&exynos5_clk_vpllsrc.clk);
  1405. vpll = s5p_get_pll36xx(vpllsrc, __raw_readl(EXYNOS5_VPLL_CON0),
  1406. __raw_readl(EXYNOS5_VPLL_CON1));
  1407. clk_fout_apll.ops = &exynos5_fout_apll_ops;
  1408. clk_fout_bpll.rate = bpll;
  1409. clk_fout_bpll_div2.rate = bpll >> 1;
  1410. clk_fout_cpll.rate = cpll;
  1411. clk_fout_mpll.rate = mpll;
  1412. clk_fout_mpll_div2.rate = mpll >> 1;
  1413. clk_fout_epll.rate = epll;
  1414. clk_fout_vpll.rate = vpll;
  1415. printk(KERN_INFO "EXYNOS5: PLL settings, A=%ld, B=%ld, C=%ld\n"
  1416. "M=%ld, E=%ld V=%ld",
  1417. apll, bpll, cpll, mpll, epll, vpll);
  1418. armclk = clk_get_rate(&exynos5_clk_armclk);
  1419. mout_cdrex = clk_get_rate(&exynos5_clk_cdrex.clk);
  1420. aclk_400 = clk_get_rate(&exynos5_clk_aclk_400.clk);
  1421. aclk_333 = clk_get_rate(&exynos5_clk_aclk_333.clk);
  1422. aclk_266 = clk_get_rate(&exynos5_clk_aclk_266.clk);
  1423. aclk_200 = clk_get_rate(&exynos5_clk_aclk_200.clk);
  1424. aclk_166 = clk_get_rate(&exynos5_clk_aclk_166.clk);
  1425. aclk_66 = clk_get_rate(&exynos5_clk_aclk_66.clk);
  1426. printk(KERN_INFO "EXYNOS5: ARMCLK=%ld, CDREX=%ld, ACLK400=%ld\n"
  1427. "ACLK333=%ld, ACLK266=%ld, ACLK200=%ld\n"
  1428. "ACLK166=%ld, ACLK66=%ld\n",
  1429. armclk, mout_cdrex, aclk_400,
  1430. aclk_333, aclk_266, aclk_200,
  1431. aclk_166, aclk_66);
  1432. clk_fout_epll.ops = &exynos5_epll_ops;
  1433. if (clk_set_parent(&exynos5_clk_mout_epll.clk, &clk_fout_epll))
  1434. printk(KERN_ERR "Unable to set parent %s of clock %s.\n",
  1435. clk_fout_epll.name, exynos5_clk_mout_epll.clk.name);
  1436. clk_set_rate(&exynos5_clk_sclk_apll.clk, 100000000);
  1437. clk_set_rate(&exynos5_clk_aclk_266.clk, 300000000);
  1438. clk_set_rate(&exynos5_clk_aclk_acp.clk, 267000000);
  1439. clk_set_rate(&exynos5_clk_pclk_acp.clk, 134000000);
  1440. for (ptr = 0; ptr < ARRAY_SIZE(exynos5_clksrcs); ptr++)
  1441. s3c_set_clksrc(&exynos5_clksrcs[ptr], true);
  1442. }
  1443. void __init exynos5_register_clocks(void)
  1444. {
  1445. int ptr;
  1446. s3c24xx_register_clocks(exynos5_clks, ARRAY_SIZE(exynos5_clks));
  1447. for (ptr = 0; ptr < ARRAY_SIZE(exynos5_sysclks); ptr++)
  1448. s3c_register_clksrc(exynos5_sysclks[ptr], 1);
  1449. for (ptr = 0; ptr < ARRAY_SIZE(exynos5_sclk_tv); ptr++)
  1450. s3c_register_clksrc(exynos5_sclk_tv[ptr], 1);
  1451. for (ptr = 0; ptr < ARRAY_SIZE(exynos5_clksrc_cdev); ptr++)
  1452. s3c_register_clksrc(exynos5_clksrc_cdev[ptr], 1);
  1453. s3c_register_clksrc(exynos5_clksrcs, ARRAY_SIZE(exynos5_clksrcs));
  1454. s3c_register_clocks(exynos5_init_clocks_on, ARRAY_SIZE(exynos5_init_clocks_on));
  1455. s3c24xx_register_clocks(exynos5_clk_cdev, ARRAY_SIZE(exynos5_clk_cdev));
  1456. for (ptr = 0; ptr < ARRAY_SIZE(exynos5_clk_cdev); ptr++)
  1457. s3c_disable_clocks(exynos5_clk_cdev[ptr], 1);
  1458. s3c_register_clocks(exynos5_init_clocks_off, ARRAY_SIZE(exynos5_init_clocks_off));
  1459. s3c_disable_clocks(exynos5_init_clocks_off, ARRAY_SIZE(exynos5_init_clocks_off));
  1460. clkdev_add_table(exynos5_clk_lookup, ARRAY_SIZE(exynos5_clk_lookup));
  1461. register_syscore_ops(&exynos5_clock_syscore_ops);
  1462. s3c_pwmclk_init();
  1463. }