clock-exynos4210.c 4.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187
  1. /*
  2. * Copyright (c) 2011-2012 Samsung Electronics Co., Ltd.
  3. * http://www.samsung.com
  4. *
  5. * EXYNOS4210 - Clock support
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. */
  11. #include <linux/kernel.h>
  12. #include <linux/err.h>
  13. #include <linux/clk.h>
  14. #include <linux/io.h>
  15. #include <linux/syscore_ops.h>
  16. #include <plat/cpu-freq.h>
  17. #include <plat/clock.h>
  18. #include <plat/cpu.h>
  19. #include <plat/pll.h>
  20. #include <plat/s5p-clock.h>
  21. #include <plat/clock-clksrc.h>
  22. #include <plat/pm.h>
  23. #include <mach/hardware.h>
  24. #include <mach/map.h>
  25. #include <mach/regs-clock.h>
  26. #include "common.h"
  27. #include "clock-exynos4.h"
  28. #ifdef CONFIG_PM_SLEEP
  29. static struct sleep_save exynos4210_clock_save[] = {
  30. SAVE_ITEM(EXYNOS4_CLKSRC_IMAGE),
  31. SAVE_ITEM(EXYNOS4_CLKDIV_IMAGE),
  32. SAVE_ITEM(EXYNOS4210_CLKSRC_LCD1),
  33. SAVE_ITEM(EXYNOS4210_CLKDIV_LCD1),
  34. SAVE_ITEM(EXYNOS4210_CLKSRC_MASK_LCD1),
  35. SAVE_ITEM(EXYNOS4210_CLKGATE_IP_IMAGE),
  36. SAVE_ITEM(EXYNOS4210_CLKGATE_IP_LCD1),
  37. SAVE_ITEM(EXYNOS4210_CLKGATE_IP_PERIR),
  38. };
  39. #endif
  40. static struct clksrc_clk *sysclks[] = {
  41. /* nothing here yet */
  42. };
  43. static struct clksrc_clk exynos4210_clk_mout_g2d0 = {
  44. .clk = {
  45. .name = "mout_g2d0",
  46. },
  47. .sources = &exynos4_clkset_mout_g2d0,
  48. .reg_src = { .reg = EXYNOS4_CLKSRC_IMAGE, .shift = 0, .size = 1 },
  49. };
  50. static struct clksrc_clk exynos4210_clk_mout_g2d1 = {
  51. .clk = {
  52. .name = "mout_g2d1",
  53. },
  54. .sources = &exynos4_clkset_mout_g2d1,
  55. .reg_src = { .reg = EXYNOS4_CLKSRC_IMAGE, .shift = 4, .size = 1 },
  56. };
  57. static struct clk *exynos4210_clkset_mout_g2d_list[] = {
  58. [0] = &exynos4210_clk_mout_g2d0.clk,
  59. [1] = &exynos4210_clk_mout_g2d1.clk,
  60. };
  61. static struct clksrc_sources exynos4210_clkset_mout_g2d = {
  62. .sources = exynos4210_clkset_mout_g2d_list,
  63. .nr_sources = ARRAY_SIZE(exynos4210_clkset_mout_g2d_list),
  64. };
  65. static int exynos4_clksrc_mask_lcd1_ctrl(struct clk *clk, int enable)
  66. {
  67. return s5p_gatectrl(EXYNOS4210_CLKSRC_MASK_LCD1, clk, enable);
  68. }
  69. static struct clksrc_clk clksrcs[] = {
  70. {
  71. .clk = {
  72. .name = "sclk_sata",
  73. .id = -1,
  74. .enable = exynos4_clksrc_mask_fsys_ctrl,
  75. .ctrlbit = (1 << 24),
  76. },
  77. .sources = &exynos4_clkset_mout_corebus,
  78. .reg_src = { .reg = EXYNOS4_CLKSRC_FSYS, .shift = 24, .size = 1 },
  79. .reg_div = { .reg = EXYNOS4_CLKDIV_FSYS0, .shift = 20, .size = 4 },
  80. }, {
  81. .clk = {
  82. .name = "sclk_fimd",
  83. .devname = "exynos4-fb.1",
  84. .enable = exynos4_clksrc_mask_lcd1_ctrl,
  85. .ctrlbit = (1 << 0),
  86. },
  87. .sources = &exynos4_clkset_group,
  88. .reg_src = { .reg = EXYNOS4210_CLKSRC_LCD1, .shift = 0, .size = 4 },
  89. .reg_div = { .reg = EXYNOS4210_CLKDIV_LCD1, .shift = 0, .size = 4 },
  90. }, {
  91. .clk = {
  92. .name = "sclk_fimg2d",
  93. },
  94. .sources = &exynos4210_clkset_mout_g2d,
  95. .reg_src = { .reg = EXYNOS4_CLKSRC_IMAGE, .shift = 8, .size = 1 },
  96. .reg_div = { .reg = EXYNOS4_CLKDIV_IMAGE, .shift = 0, .size = 4 },
  97. },
  98. };
  99. static struct clk init_clocks_off[] = {
  100. {
  101. .name = "sataphy",
  102. .id = -1,
  103. .parent = &exynos4_clk_aclk_133.clk,
  104. .enable = exynos4_clk_ip_fsys_ctrl,
  105. .ctrlbit = (1 << 3),
  106. }, {
  107. .name = "sata",
  108. .id = -1,
  109. .parent = &exynos4_clk_aclk_133.clk,
  110. .enable = exynos4_clk_ip_fsys_ctrl,
  111. .ctrlbit = (1 << 10),
  112. }, {
  113. .name = "fimd",
  114. .devname = "exynos4-fb.1",
  115. .enable = exynos4_clk_ip_lcd1_ctrl,
  116. .ctrlbit = (1 << 0),
  117. }, {
  118. .name = "sysmmu",
  119. .devname = "exynos-sysmmu.9",
  120. .enable = exynos4_clk_ip_image_ctrl,
  121. .ctrlbit = (1 << 3),
  122. }, {
  123. .name = "sysmmu",
  124. .devname = "exynos-sysmmu.11",
  125. .enable = exynos4_clk_ip_lcd1_ctrl,
  126. .ctrlbit = (1 << 4),
  127. }, {
  128. .name = "fimg2d",
  129. .enable = exynos4_clk_ip_image_ctrl,
  130. .ctrlbit = (1 << 0),
  131. },
  132. };
  133. #ifdef CONFIG_PM_SLEEP
  134. static int exynos4210_clock_suspend(void)
  135. {
  136. s3c_pm_do_save(exynos4210_clock_save, ARRAY_SIZE(exynos4210_clock_save));
  137. return 0;
  138. }
  139. static void exynos4210_clock_resume(void)
  140. {
  141. s3c_pm_do_restore_core(exynos4210_clock_save, ARRAY_SIZE(exynos4210_clock_save));
  142. }
  143. #else
  144. #define exynos4210_clock_suspend NULL
  145. #define exynos4210_clock_resume NULL
  146. #endif
  147. static struct syscore_ops exynos4210_clock_syscore_ops = {
  148. .suspend = exynos4210_clock_suspend,
  149. .resume = exynos4210_clock_resume,
  150. };
  151. void __init exynos4210_register_clocks(void)
  152. {
  153. int ptr;
  154. exynos4_clk_mout_mpll.reg_src.reg = EXYNOS4_CLKSRC_CPU;
  155. exynos4_clk_mout_mpll.reg_src.shift = 8;
  156. exynos4_clk_mout_mpll.reg_src.size = 1;
  157. for (ptr = 0; ptr < ARRAY_SIZE(sysclks); ptr++)
  158. s3c_register_clksrc(sysclks[ptr], 1);
  159. s3c_register_clksrc(clksrcs, ARRAY_SIZE(clksrcs));
  160. s3c_register_clocks(init_clocks_off, ARRAY_SIZE(init_clocks_off));
  161. s3c_disable_clocks(init_clocks_off, ARRAY_SIZE(init_clocks_off));
  162. register_syscore_ops(&exynos4210_clock_syscore_ops);
  163. }