clock-exynos4.c 43 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601
  1. /*
  2. * Copyright (c) 2010-2012 Samsung Electronics Co., Ltd.
  3. * http://www.samsung.com
  4. *
  5. * EXYNOS4 - Clock support
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. */
  11. #include <linux/kernel.h>
  12. #include <linux/err.h>
  13. #include <linux/io.h>
  14. #include <linux/syscore_ops.h>
  15. #include <plat/cpu-freq.h>
  16. #include <plat/clock.h>
  17. #include <plat/cpu.h>
  18. #include <plat/pll.h>
  19. #include <plat/s5p-clock.h>
  20. #include <plat/clock-clksrc.h>
  21. #include <plat/pm.h>
  22. #include <mach/map.h>
  23. #include <mach/regs-clock.h>
  24. #include "common.h"
  25. #include "clock-exynos4.h"
  26. #ifdef CONFIG_PM_SLEEP
  27. static struct sleep_save exynos4_clock_save[] = {
  28. SAVE_ITEM(EXYNOS4_CLKDIV_LEFTBUS),
  29. SAVE_ITEM(EXYNOS4_CLKGATE_IP_LEFTBUS),
  30. SAVE_ITEM(EXYNOS4_CLKDIV_RIGHTBUS),
  31. SAVE_ITEM(EXYNOS4_CLKGATE_IP_RIGHTBUS),
  32. SAVE_ITEM(EXYNOS4_CLKSRC_TOP0),
  33. SAVE_ITEM(EXYNOS4_CLKSRC_TOP1),
  34. SAVE_ITEM(EXYNOS4_CLKSRC_CAM),
  35. SAVE_ITEM(EXYNOS4_CLKSRC_TV),
  36. SAVE_ITEM(EXYNOS4_CLKSRC_MFC),
  37. SAVE_ITEM(EXYNOS4_CLKSRC_G3D),
  38. SAVE_ITEM(EXYNOS4_CLKSRC_LCD0),
  39. SAVE_ITEM(EXYNOS4_CLKSRC_MAUDIO),
  40. SAVE_ITEM(EXYNOS4_CLKSRC_FSYS),
  41. SAVE_ITEM(EXYNOS4_CLKSRC_PERIL0),
  42. SAVE_ITEM(EXYNOS4_CLKSRC_PERIL1),
  43. SAVE_ITEM(EXYNOS4_CLKDIV_CAM),
  44. SAVE_ITEM(EXYNOS4_CLKDIV_TV),
  45. SAVE_ITEM(EXYNOS4_CLKDIV_MFC),
  46. SAVE_ITEM(EXYNOS4_CLKDIV_G3D),
  47. SAVE_ITEM(EXYNOS4_CLKDIV_LCD0),
  48. SAVE_ITEM(EXYNOS4_CLKDIV_MAUDIO),
  49. SAVE_ITEM(EXYNOS4_CLKDIV_FSYS0),
  50. SAVE_ITEM(EXYNOS4_CLKDIV_FSYS1),
  51. SAVE_ITEM(EXYNOS4_CLKDIV_FSYS2),
  52. SAVE_ITEM(EXYNOS4_CLKDIV_FSYS3),
  53. SAVE_ITEM(EXYNOS4_CLKDIV_PERIL0),
  54. SAVE_ITEM(EXYNOS4_CLKDIV_PERIL1),
  55. SAVE_ITEM(EXYNOS4_CLKDIV_PERIL2),
  56. SAVE_ITEM(EXYNOS4_CLKDIV_PERIL3),
  57. SAVE_ITEM(EXYNOS4_CLKDIV_PERIL4),
  58. SAVE_ITEM(EXYNOS4_CLKDIV_PERIL5),
  59. SAVE_ITEM(EXYNOS4_CLKDIV_TOP),
  60. SAVE_ITEM(EXYNOS4_CLKSRC_MASK_TOP),
  61. SAVE_ITEM(EXYNOS4_CLKSRC_MASK_CAM),
  62. SAVE_ITEM(EXYNOS4_CLKSRC_MASK_TV),
  63. SAVE_ITEM(EXYNOS4_CLKSRC_MASK_LCD0),
  64. SAVE_ITEM(EXYNOS4_CLKSRC_MASK_MAUDIO),
  65. SAVE_ITEM(EXYNOS4_CLKSRC_MASK_FSYS),
  66. SAVE_ITEM(EXYNOS4_CLKSRC_MASK_PERIL0),
  67. SAVE_ITEM(EXYNOS4_CLKSRC_MASK_PERIL1),
  68. SAVE_ITEM(EXYNOS4_CLKDIV2_RATIO),
  69. SAVE_ITEM(EXYNOS4_CLKGATE_SCLKCAM),
  70. SAVE_ITEM(EXYNOS4_CLKGATE_IP_CAM),
  71. SAVE_ITEM(EXYNOS4_CLKGATE_IP_TV),
  72. SAVE_ITEM(EXYNOS4_CLKGATE_IP_MFC),
  73. SAVE_ITEM(EXYNOS4_CLKGATE_IP_G3D),
  74. SAVE_ITEM(EXYNOS4_CLKGATE_IP_LCD0),
  75. SAVE_ITEM(EXYNOS4_CLKGATE_IP_FSYS),
  76. SAVE_ITEM(EXYNOS4_CLKGATE_IP_GPS),
  77. SAVE_ITEM(EXYNOS4_CLKGATE_IP_PERIL),
  78. SAVE_ITEM(EXYNOS4_CLKGATE_BLOCK),
  79. SAVE_ITEM(EXYNOS4_CLKSRC_MASK_DMC),
  80. SAVE_ITEM(EXYNOS4_CLKSRC_DMC),
  81. SAVE_ITEM(EXYNOS4_CLKDIV_DMC0),
  82. SAVE_ITEM(EXYNOS4_CLKDIV_DMC1),
  83. SAVE_ITEM(EXYNOS4_CLKGATE_IP_DMC),
  84. SAVE_ITEM(EXYNOS4_CLKSRC_CPU),
  85. SAVE_ITEM(EXYNOS4_CLKDIV_CPU),
  86. SAVE_ITEM(EXYNOS4_CLKDIV_CPU + 0x4),
  87. SAVE_ITEM(EXYNOS4_CLKGATE_SCLKCPU),
  88. SAVE_ITEM(EXYNOS4_CLKGATE_IP_CPU),
  89. };
  90. #endif
  91. static struct clk exynos4_clk_sclk_hdmi27m = {
  92. .name = "sclk_hdmi27m",
  93. .rate = 27000000,
  94. };
  95. static struct clk exynos4_clk_sclk_hdmiphy = {
  96. .name = "sclk_hdmiphy",
  97. };
  98. static struct clk exynos4_clk_sclk_usbphy0 = {
  99. .name = "sclk_usbphy0",
  100. .rate = 27000000,
  101. };
  102. static struct clk exynos4_clk_sclk_usbphy1 = {
  103. .name = "sclk_usbphy1",
  104. };
  105. static struct clk dummy_apb_pclk = {
  106. .name = "apb_pclk",
  107. .id = -1,
  108. };
  109. static int exynos4_clksrc_mask_top_ctrl(struct clk *clk, int enable)
  110. {
  111. return s5p_gatectrl(EXYNOS4_CLKSRC_MASK_TOP, clk, enable);
  112. }
  113. static int exynos4_clksrc_mask_cam_ctrl(struct clk *clk, int enable)
  114. {
  115. return s5p_gatectrl(EXYNOS4_CLKSRC_MASK_CAM, clk, enable);
  116. }
  117. static int exynos4_clksrc_mask_lcd0_ctrl(struct clk *clk, int enable)
  118. {
  119. return s5p_gatectrl(EXYNOS4_CLKSRC_MASK_LCD0, clk, enable);
  120. }
  121. int exynos4_clksrc_mask_fsys_ctrl(struct clk *clk, int enable)
  122. {
  123. return s5p_gatectrl(EXYNOS4_CLKSRC_MASK_FSYS, clk, enable);
  124. }
  125. static int exynos4_clksrc_mask_peril0_ctrl(struct clk *clk, int enable)
  126. {
  127. return s5p_gatectrl(EXYNOS4_CLKSRC_MASK_PERIL0, clk, enable);
  128. }
  129. static int exynos4_clksrc_mask_peril1_ctrl(struct clk *clk, int enable)
  130. {
  131. return s5p_gatectrl(EXYNOS4_CLKSRC_MASK_PERIL1, clk, enable);
  132. }
  133. static int exynos4_clk_ip_mfc_ctrl(struct clk *clk, int enable)
  134. {
  135. return s5p_gatectrl(EXYNOS4_CLKGATE_IP_MFC, clk, enable);
  136. }
  137. static int exynos4_clksrc_mask_tv_ctrl(struct clk *clk, int enable)
  138. {
  139. return s5p_gatectrl(EXYNOS4_CLKSRC_MASK_TV, clk, enable);
  140. }
  141. static int exynos4_clk_ip_cam_ctrl(struct clk *clk, int enable)
  142. {
  143. return s5p_gatectrl(EXYNOS4_CLKGATE_IP_CAM, clk, enable);
  144. }
  145. static int exynos4_clk_ip_tv_ctrl(struct clk *clk, int enable)
  146. {
  147. return s5p_gatectrl(EXYNOS4_CLKGATE_IP_TV, clk, enable);
  148. }
  149. int exynos4_clk_ip_image_ctrl(struct clk *clk, int enable)
  150. {
  151. return s5p_gatectrl(EXYNOS4_CLKGATE_IP_IMAGE, clk, enable);
  152. }
  153. static int exynos4_clk_ip_lcd0_ctrl(struct clk *clk, int enable)
  154. {
  155. return s5p_gatectrl(EXYNOS4_CLKGATE_IP_LCD0, clk, enable);
  156. }
  157. int exynos4_clk_ip_lcd1_ctrl(struct clk *clk, int enable)
  158. {
  159. return s5p_gatectrl(EXYNOS4210_CLKGATE_IP_LCD1, clk, enable);
  160. }
  161. int exynos4_clk_ip_fsys_ctrl(struct clk *clk, int enable)
  162. {
  163. return s5p_gatectrl(EXYNOS4_CLKGATE_IP_FSYS, clk, enable);
  164. }
  165. static int exynos4_clk_ip_peril_ctrl(struct clk *clk, int enable)
  166. {
  167. return s5p_gatectrl(EXYNOS4_CLKGATE_IP_PERIL, clk, enable);
  168. }
  169. static int exynos4_clk_ip_perir_ctrl(struct clk *clk, int enable)
  170. {
  171. return s5p_gatectrl(EXYNOS4_CLKGATE_IP_PERIR, clk, enable);
  172. }
  173. int exynos4_clk_ip_dmc_ctrl(struct clk *clk, int enable)
  174. {
  175. return s5p_gatectrl(EXYNOS4_CLKGATE_IP_DMC, clk, enable);
  176. }
  177. static int exynos4_clk_hdmiphy_ctrl(struct clk *clk, int enable)
  178. {
  179. return s5p_gatectrl(S5P_HDMI_PHY_CONTROL, clk, enable);
  180. }
  181. static int exynos4_clk_dac_ctrl(struct clk *clk, int enable)
  182. {
  183. return s5p_gatectrl(S5P_DAC_PHY_CONTROL, clk, enable);
  184. }
  185. /* Core list of CMU_CPU side */
  186. static struct clksrc_clk exynos4_clk_mout_apll = {
  187. .clk = {
  188. .name = "mout_apll",
  189. },
  190. .sources = &clk_src_apll,
  191. .reg_src = { .reg = EXYNOS4_CLKSRC_CPU, .shift = 0, .size = 1 },
  192. };
  193. static struct clksrc_clk exynos4_clk_sclk_apll = {
  194. .clk = {
  195. .name = "sclk_apll",
  196. .parent = &exynos4_clk_mout_apll.clk,
  197. },
  198. .reg_div = { .reg = EXYNOS4_CLKDIV_CPU, .shift = 24, .size = 3 },
  199. };
  200. static struct clksrc_clk exynos4_clk_mout_epll = {
  201. .clk = {
  202. .name = "mout_epll",
  203. },
  204. .sources = &clk_src_epll,
  205. .reg_src = { .reg = EXYNOS4_CLKSRC_TOP0, .shift = 4, .size = 1 },
  206. };
  207. struct clksrc_clk exynos4_clk_mout_mpll = {
  208. .clk = {
  209. .name = "mout_mpll",
  210. },
  211. .sources = &clk_src_mpll,
  212. /* reg_src will be added in each SoCs' clock */
  213. };
  214. static struct clk *exynos4_clkset_moutcore_list[] = {
  215. [0] = &exynos4_clk_mout_apll.clk,
  216. [1] = &exynos4_clk_mout_mpll.clk,
  217. };
  218. static struct clksrc_sources exynos4_clkset_moutcore = {
  219. .sources = exynos4_clkset_moutcore_list,
  220. .nr_sources = ARRAY_SIZE(exynos4_clkset_moutcore_list),
  221. };
  222. static struct clksrc_clk exynos4_clk_moutcore = {
  223. .clk = {
  224. .name = "moutcore",
  225. },
  226. .sources = &exynos4_clkset_moutcore,
  227. .reg_src = { .reg = EXYNOS4_CLKSRC_CPU, .shift = 16, .size = 1 },
  228. };
  229. static struct clksrc_clk exynos4_clk_coreclk = {
  230. .clk = {
  231. .name = "core_clk",
  232. .parent = &exynos4_clk_moutcore.clk,
  233. },
  234. .reg_div = { .reg = EXYNOS4_CLKDIV_CPU, .shift = 0, .size = 3 },
  235. };
  236. static struct clksrc_clk exynos4_clk_armclk = {
  237. .clk = {
  238. .name = "armclk",
  239. .parent = &exynos4_clk_coreclk.clk,
  240. },
  241. };
  242. static struct clksrc_clk exynos4_clk_aclk_corem0 = {
  243. .clk = {
  244. .name = "aclk_corem0",
  245. .parent = &exynos4_clk_coreclk.clk,
  246. },
  247. .reg_div = { .reg = EXYNOS4_CLKDIV_CPU, .shift = 4, .size = 3 },
  248. };
  249. static struct clksrc_clk exynos4_clk_aclk_cores = {
  250. .clk = {
  251. .name = "aclk_cores",
  252. .parent = &exynos4_clk_coreclk.clk,
  253. },
  254. .reg_div = { .reg = EXYNOS4_CLKDIV_CPU, .shift = 4, .size = 3 },
  255. };
  256. static struct clksrc_clk exynos4_clk_aclk_corem1 = {
  257. .clk = {
  258. .name = "aclk_corem1",
  259. .parent = &exynos4_clk_coreclk.clk,
  260. },
  261. .reg_div = { .reg = EXYNOS4_CLKDIV_CPU, .shift = 8, .size = 3 },
  262. };
  263. static struct clksrc_clk exynos4_clk_periphclk = {
  264. .clk = {
  265. .name = "periphclk",
  266. .parent = &exynos4_clk_coreclk.clk,
  267. },
  268. .reg_div = { .reg = EXYNOS4_CLKDIV_CPU, .shift = 12, .size = 3 },
  269. };
  270. /* Core list of CMU_CORE side */
  271. static struct clk *exynos4_clkset_corebus_list[] = {
  272. [0] = &exynos4_clk_mout_mpll.clk,
  273. [1] = &exynos4_clk_sclk_apll.clk,
  274. };
  275. struct clksrc_sources exynos4_clkset_mout_corebus = {
  276. .sources = exynos4_clkset_corebus_list,
  277. .nr_sources = ARRAY_SIZE(exynos4_clkset_corebus_list),
  278. };
  279. static struct clksrc_clk exynos4_clk_mout_corebus = {
  280. .clk = {
  281. .name = "mout_corebus",
  282. },
  283. .sources = &exynos4_clkset_mout_corebus,
  284. .reg_src = { .reg = EXYNOS4_CLKSRC_DMC, .shift = 4, .size = 1 },
  285. };
  286. static struct clksrc_clk exynos4_clk_sclk_dmc = {
  287. .clk = {
  288. .name = "sclk_dmc",
  289. .parent = &exynos4_clk_mout_corebus.clk,
  290. },
  291. .reg_div = { .reg = EXYNOS4_CLKDIV_DMC0, .shift = 12, .size = 3 },
  292. };
  293. static struct clksrc_clk exynos4_clk_aclk_cored = {
  294. .clk = {
  295. .name = "aclk_cored",
  296. .parent = &exynos4_clk_sclk_dmc.clk,
  297. },
  298. .reg_div = { .reg = EXYNOS4_CLKDIV_DMC0, .shift = 16, .size = 3 },
  299. };
  300. static struct clksrc_clk exynos4_clk_aclk_corep = {
  301. .clk = {
  302. .name = "aclk_corep",
  303. .parent = &exynos4_clk_aclk_cored.clk,
  304. },
  305. .reg_div = { .reg = EXYNOS4_CLKDIV_DMC0, .shift = 20, .size = 3 },
  306. };
  307. static struct clksrc_clk exynos4_clk_aclk_acp = {
  308. .clk = {
  309. .name = "aclk_acp",
  310. .parent = &exynos4_clk_mout_corebus.clk,
  311. },
  312. .reg_div = { .reg = EXYNOS4_CLKDIV_DMC0, .shift = 0, .size = 3 },
  313. };
  314. static struct clksrc_clk exynos4_clk_pclk_acp = {
  315. .clk = {
  316. .name = "pclk_acp",
  317. .parent = &exynos4_clk_aclk_acp.clk,
  318. },
  319. .reg_div = { .reg = EXYNOS4_CLKDIV_DMC0, .shift = 4, .size = 3 },
  320. };
  321. /* Core list of CMU_TOP side */
  322. struct clk *exynos4_clkset_aclk_top_list[] = {
  323. [0] = &exynos4_clk_mout_mpll.clk,
  324. [1] = &exynos4_clk_sclk_apll.clk,
  325. };
  326. static struct clksrc_sources exynos4_clkset_aclk = {
  327. .sources = exynos4_clkset_aclk_top_list,
  328. .nr_sources = ARRAY_SIZE(exynos4_clkset_aclk_top_list),
  329. };
  330. static struct clksrc_clk exynos4_clk_aclk_200 = {
  331. .clk = {
  332. .name = "aclk_200",
  333. },
  334. .sources = &exynos4_clkset_aclk,
  335. .reg_src = { .reg = EXYNOS4_CLKSRC_TOP0, .shift = 12, .size = 1 },
  336. .reg_div = { .reg = EXYNOS4_CLKDIV_TOP, .shift = 0, .size = 3 },
  337. };
  338. static struct clksrc_clk exynos4_clk_aclk_100 = {
  339. .clk = {
  340. .name = "aclk_100",
  341. },
  342. .sources = &exynos4_clkset_aclk,
  343. .reg_src = { .reg = EXYNOS4_CLKSRC_TOP0, .shift = 16, .size = 1 },
  344. .reg_div = { .reg = EXYNOS4_CLKDIV_TOP, .shift = 4, .size = 4 },
  345. };
  346. static struct clksrc_clk exynos4_clk_aclk_160 = {
  347. .clk = {
  348. .name = "aclk_160",
  349. },
  350. .sources = &exynos4_clkset_aclk,
  351. .reg_src = { .reg = EXYNOS4_CLKSRC_TOP0, .shift = 20, .size = 1 },
  352. .reg_div = { .reg = EXYNOS4_CLKDIV_TOP, .shift = 8, .size = 3 },
  353. };
  354. struct clksrc_clk exynos4_clk_aclk_133 = {
  355. .clk = {
  356. .name = "aclk_133",
  357. },
  358. .sources = &exynos4_clkset_aclk,
  359. .reg_src = { .reg = EXYNOS4_CLKSRC_TOP0, .shift = 24, .size = 1 },
  360. .reg_div = { .reg = EXYNOS4_CLKDIV_TOP, .shift = 12, .size = 3 },
  361. };
  362. static struct clk *exynos4_clkset_vpllsrc_list[] = {
  363. [0] = &clk_fin_vpll,
  364. [1] = &exynos4_clk_sclk_hdmi27m,
  365. };
  366. static struct clksrc_sources exynos4_clkset_vpllsrc = {
  367. .sources = exynos4_clkset_vpllsrc_list,
  368. .nr_sources = ARRAY_SIZE(exynos4_clkset_vpllsrc_list),
  369. };
  370. static struct clksrc_clk exynos4_clk_vpllsrc = {
  371. .clk = {
  372. .name = "vpll_src",
  373. .enable = exynos4_clksrc_mask_top_ctrl,
  374. .ctrlbit = (1 << 0),
  375. },
  376. .sources = &exynos4_clkset_vpllsrc,
  377. .reg_src = { .reg = EXYNOS4_CLKSRC_TOP1, .shift = 0, .size = 1 },
  378. };
  379. static struct clk *exynos4_clkset_sclk_vpll_list[] = {
  380. [0] = &exynos4_clk_vpllsrc.clk,
  381. [1] = &clk_fout_vpll,
  382. };
  383. static struct clksrc_sources exynos4_clkset_sclk_vpll = {
  384. .sources = exynos4_clkset_sclk_vpll_list,
  385. .nr_sources = ARRAY_SIZE(exynos4_clkset_sclk_vpll_list),
  386. };
  387. static struct clksrc_clk exynos4_clk_sclk_vpll = {
  388. .clk = {
  389. .name = "sclk_vpll",
  390. },
  391. .sources = &exynos4_clkset_sclk_vpll,
  392. .reg_src = { .reg = EXYNOS4_CLKSRC_TOP0, .shift = 8, .size = 1 },
  393. };
  394. static struct clk exynos4_init_clocks_off[] = {
  395. {
  396. .name = "timers",
  397. .parent = &exynos4_clk_aclk_100.clk,
  398. .enable = exynos4_clk_ip_peril_ctrl,
  399. .ctrlbit = (1<<24),
  400. }, {
  401. .name = "csis",
  402. .devname = "s5p-mipi-csis.0",
  403. .enable = exynos4_clk_ip_cam_ctrl,
  404. .ctrlbit = (1 << 4),
  405. }, {
  406. .name = "csis",
  407. .devname = "s5p-mipi-csis.1",
  408. .enable = exynos4_clk_ip_cam_ctrl,
  409. .ctrlbit = (1 << 5),
  410. }, {
  411. .name = "jpeg",
  412. .id = 0,
  413. .enable = exynos4_clk_ip_cam_ctrl,
  414. .ctrlbit = (1 << 6),
  415. }, {
  416. .name = "fimc",
  417. .devname = "exynos4-fimc.0",
  418. .enable = exynos4_clk_ip_cam_ctrl,
  419. .ctrlbit = (1 << 0),
  420. }, {
  421. .name = "fimc",
  422. .devname = "exynos4-fimc.1",
  423. .enable = exynos4_clk_ip_cam_ctrl,
  424. .ctrlbit = (1 << 1),
  425. }, {
  426. .name = "fimc",
  427. .devname = "exynos4-fimc.2",
  428. .enable = exynos4_clk_ip_cam_ctrl,
  429. .ctrlbit = (1 << 2),
  430. }, {
  431. .name = "fimc",
  432. .devname = "exynos4-fimc.3",
  433. .enable = exynos4_clk_ip_cam_ctrl,
  434. .ctrlbit = (1 << 3),
  435. }, {
  436. .name = "tsi",
  437. .enable = exynos4_clk_ip_fsys_ctrl,
  438. .ctrlbit = (1 << 4),
  439. }, {
  440. .name = "hsmmc",
  441. .devname = "exynos4-sdhci.0",
  442. .parent = &exynos4_clk_aclk_133.clk,
  443. .enable = exynos4_clk_ip_fsys_ctrl,
  444. .ctrlbit = (1 << 5),
  445. }, {
  446. .name = "hsmmc",
  447. .devname = "exynos4-sdhci.1",
  448. .parent = &exynos4_clk_aclk_133.clk,
  449. .enable = exynos4_clk_ip_fsys_ctrl,
  450. .ctrlbit = (1 << 6),
  451. }, {
  452. .name = "hsmmc",
  453. .devname = "exynos4-sdhci.2",
  454. .parent = &exynos4_clk_aclk_133.clk,
  455. .enable = exynos4_clk_ip_fsys_ctrl,
  456. .ctrlbit = (1 << 7),
  457. }, {
  458. .name = "hsmmc",
  459. .devname = "exynos4-sdhci.3",
  460. .parent = &exynos4_clk_aclk_133.clk,
  461. .enable = exynos4_clk_ip_fsys_ctrl,
  462. .ctrlbit = (1 << 8),
  463. }, {
  464. .name = "biu",
  465. .parent = &exynos4_clk_aclk_133.clk,
  466. .enable = exynos4_clk_ip_fsys_ctrl,
  467. .ctrlbit = (1 << 9),
  468. }, {
  469. .name = "onenand",
  470. .enable = exynos4_clk_ip_fsys_ctrl,
  471. .ctrlbit = (1 << 15),
  472. }, {
  473. .name = "nfcon",
  474. .enable = exynos4_clk_ip_fsys_ctrl,
  475. .ctrlbit = (1 << 16),
  476. }, {
  477. .name = "dac",
  478. .devname = "s5p-sdo",
  479. .enable = exynos4_clk_ip_tv_ctrl,
  480. .ctrlbit = (1 << 2),
  481. }, {
  482. .name = "mixer",
  483. .devname = "s5p-mixer",
  484. .enable = exynos4_clk_ip_tv_ctrl,
  485. .ctrlbit = (1 << 1),
  486. }, {
  487. .name = "vp",
  488. .devname = "s5p-mixer",
  489. .enable = exynos4_clk_ip_tv_ctrl,
  490. .ctrlbit = (1 << 0),
  491. }, {
  492. .name = "hdmi",
  493. .devname = "exynos4-hdmi",
  494. .enable = exynos4_clk_ip_tv_ctrl,
  495. .ctrlbit = (1 << 3),
  496. }, {
  497. .name = "hdmiphy",
  498. .devname = "exynos4-hdmi",
  499. .enable = exynos4_clk_hdmiphy_ctrl,
  500. .ctrlbit = (1 << 0),
  501. }, {
  502. .name = "dacphy",
  503. .devname = "s5p-sdo",
  504. .enable = exynos4_clk_dac_ctrl,
  505. .ctrlbit = (1 << 0),
  506. }, {
  507. .name = "adc",
  508. .enable = exynos4_clk_ip_peril_ctrl,
  509. .ctrlbit = (1 << 15),
  510. }, {
  511. .name = "tmu_apbif",
  512. .enable = exynos4_clk_ip_perir_ctrl,
  513. .ctrlbit = (1 << 17),
  514. }, {
  515. .name = "keypad",
  516. .enable = exynos4_clk_ip_perir_ctrl,
  517. .ctrlbit = (1 << 16),
  518. }, {
  519. .name = "rtc",
  520. .enable = exynos4_clk_ip_perir_ctrl,
  521. .ctrlbit = (1 << 15),
  522. }, {
  523. .name = "watchdog",
  524. .parent = &exynos4_clk_aclk_100.clk,
  525. .enable = exynos4_clk_ip_perir_ctrl,
  526. .ctrlbit = (1 << 14),
  527. }, {
  528. .name = "usbhost",
  529. .enable = exynos4_clk_ip_fsys_ctrl ,
  530. .ctrlbit = (1 << 12),
  531. }, {
  532. .name = "otg",
  533. .enable = exynos4_clk_ip_fsys_ctrl,
  534. .ctrlbit = (1 << 13),
  535. }, {
  536. .name = "spi",
  537. .devname = "exynos4210-spi.0",
  538. .enable = exynos4_clk_ip_peril_ctrl,
  539. .ctrlbit = (1 << 16),
  540. }, {
  541. .name = "spi",
  542. .devname = "exynos4210-spi.1",
  543. .enable = exynos4_clk_ip_peril_ctrl,
  544. .ctrlbit = (1 << 17),
  545. }, {
  546. .name = "spi",
  547. .devname = "exynos4210-spi.2",
  548. .enable = exynos4_clk_ip_peril_ctrl,
  549. .ctrlbit = (1 << 18),
  550. }, {
  551. .name = "iis",
  552. .devname = "samsung-i2s.1",
  553. .enable = exynos4_clk_ip_peril_ctrl,
  554. .ctrlbit = (1 << 20),
  555. }, {
  556. .name = "iis",
  557. .devname = "samsung-i2s.2",
  558. .enable = exynos4_clk_ip_peril_ctrl,
  559. .ctrlbit = (1 << 21),
  560. }, {
  561. .name = "pcm",
  562. .devname = "samsung-pcm.1",
  563. .enable = exynos4_clk_ip_peril_ctrl,
  564. .ctrlbit = (1 << 22),
  565. }, {
  566. .name = "pcm",
  567. .devname = "samsung-pcm.2",
  568. .enable = exynos4_clk_ip_peril_ctrl,
  569. .ctrlbit = (1 << 23),
  570. }, {
  571. .name = "slimbus",
  572. .enable = exynos4_clk_ip_peril_ctrl,
  573. .ctrlbit = (1 << 25),
  574. }, {
  575. .name = "spdif",
  576. .devname = "samsung-spdif",
  577. .enable = exynos4_clk_ip_peril_ctrl,
  578. .ctrlbit = (1 << 26),
  579. }, {
  580. .name = "ac97",
  581. .devname = "samsung-ac97",
  582. .enable = exynos4_clk_ip_peril_ctrl,
  583. .ctrlbit = (1 << 27),
  584. }, {
  585. .name = "mfc",
  586. .devname = "s5p-mfc",
  587. .enable = exynos4_clk_ip_mfc_ctrl,
  588. .ctrlbit = (1 << 0),
  589. }, {
  590. .name = "i2c",
  591. .devname = "s3c2440-i2c.0",
  592. .parent = &exynos4_clk_aclk_100.clk,
  593. .enable = exynos4_clk_ip_peril_ctrl,
  594. .ctrlbit = (1 << 6),
  595. }, {
  596. .name = "i2c",
  597. .devname = "s3c2440-i2c.1",
  598. .parent = &exynos4_clk_aclk_100.clk,
  599. .enable = exynos4_clk_ip_peril_ctrl,
  600. .ctrlbit = (1 << 7),
  601. }, {
  602. .name = "i2c",
  603. .devname = "s3c2440-i2c.2",
  604. .parent = &exynos4_clk_aclk_100.clk,
  605. .enable = exynos4_clk_ip_peril_ctrl,
  606. .ctrlbit = (1 << 8),
  607. }, {
  608. .name = "i2c",
  609. .devname = "s3c2440-i2c.3",
  610. .parent = &exynos4_clk_aclk_100.clk,
  611. .enable = exynos4_clk_ip_peril_ctrl,
  612. .ctrlbit = (1 << 9),
  613. }, {
  614. .name = "i2c",
  615. .devname = "s3c2440-i2c.4",
  616. .parent = &exynos4_clk_aclk_100.clk,
  617. .enable = exynos4_clk_ip_peril_ctrl,
  618. .ctrlbit = (1 << 10),
  619. }, {
  620. .name = "i2c",
  621. .devname = "s3c2440-i2c.5",
  622. .parent = &exynos4_clk_aclk_100.clk,
  623. .enable = exynos4_clk_ip_peril_ctrl,
  624. .ctrlbit = (1 << 11),
  625. }, {
  626. .name = "i2c",
  627. .devname = "s3c2440-i2c.6",
  628. .parent = &exynos4_clk_aclk_100.clk,
  629. .enable = exynos4_clk_ip_peril_ctrl,
  630. .ctrlbit = (1 << 12),
  631. }, {
  632. .name = "i2c",
  633. .devname = "s3c2440-i2c.7",
  634. .parent = &exynos4_clk_aclk_100.clk,
  635. .enable = exynos4_clk_ip_peril_ctrl,
  636. .ctrlbit = (1 << 13),
  637. }, {
  638. .name = "i2c",
  639. .devname = "s3c2440-hdmiphy-i2c",
  640. .parent = &exynos4_clk_aclk_100.clk,
  641. .enable = exynos4_clk_ip_peril_ctrl,
  642. .ctrlbit = (1 << 14),
  643. }, {
  644. .name = "sysmmu",
  645. .devname = "exynos-sysmmu.0",
  646. .enable = exynos4_clk_ip_mfc_ctrl,
  647. .ctrlbit = (1 << 1),
  648. }, {
  649. .name = "sysmmu",
  650. .devname = "exynos-sysmmu.1",
  651. .enable = exynos4_clk_ip_mfc_ctrl,
  652. .ctrlbit = (1 << 2),
  653. }, {
  654. .name = "sysmmu",
  655. .devname = "exynos-sysmmu.2",
  656. .enable = exynos4_clk_ip_tv_ctrl,
  657. .ctrlbit = (1 << 4),
  658. }, {
  659. .name = "sysmmu",
  660. .devname = "exynos-sysmmu.3",
  661. .enable = exynos4_clk_ip_cam_ctrl,
  662. .ctrlbit = (1 << 11),
  663. }, {
  664. .name = "sysmmu",
  665. .devname = "exynos-sysmmu.4",
  666. .enable = exynos4_clk_ip_image_ctrl,
  667. .ctrlbit = (1 << 4),
  668. }, {
  669. .name = "sysmmu",
  670. .devname = "exynos-sysmmu.5",
  671. .enable = exynos4_clk_ip_cam_ctrl,
  672. .ctrlbit = (1 << 7),
  673. }, {
  674. .name = "sysmmu",
  675. .devname = "exynos-sysmmu.6",
  676. .enable = exynos4_clk_ip_cam_ctrl,
  677. .ctrlbit = (1 << 8),
  678. }, {
  679. .name = "sysmmu",
  680. .devname = "exynos-sysmmu.7",
  681. .enable = exynos4_clk_ip_cam_ctrl,
  682. .ctrlbit = (1 << 9),
  683. }, {
  684. .name = "sysmmu",
  685. .devname = "exynos-sysmmu.8",
  686. .enable = exynos4_clk_ip_cam_ctrl,
  687. .ctrlbit = (1 << 10),
  688. }, {
  689. .name = "sysmmu",
  690. .devname = "exynos-sysmmu.10",
  691. .enable = exynos4_clk_ip_lcd0_ctrl,
  692. .ctrlbit = (1 << 4),
  693. }
  694. };
  695. static struct clk exynos4_init_clocks_on[] = {
  696. {
  697. .name = "uart",
  698. .devname = "s5pv210-uart.0",
  699. .enable = exynos4_clk_ip_peril_ctrl,
  700. .ctrlbit = (1 << 0),
  701. }, {
  702. .name = "uart",
  703. .devname = "s5pv210-uart.1",
  704. .enable = exynos4_clk_ip_peril_ctrl,
  705. .ctrlbit = (1 << 1),
  706. }, {
  707. .name = "uart",
  708. .devname = "s5pv210-uart.2",
  709. .enable = exynos4_clk_ip_peril_ctrl,
  710. .ctrlbit = (1 << 2),
  711. }, {
  712. .name = "uart",
  713. .devname = "s5pv210-uart.3",
  714. .enable = exynos4_clk_ip_peril_ctrl,
  715. .ctrlbit = (1 << 3),
  716. }, {
  717. .name = "uart",
  718. .devname = "s5pv210-uart.4",
  719. .enable = exynos4_clk_ip_peril_ctrl,
  720. .ctrlbit = (1 << 4),
  721. }, {
  722. .name = "uart",
  723. .devname = "s5pv210-uart.5",
  724. .enable = exynos4_clk_ip_peril_ctrl,
  725. .ctrlbit = (1 << 5),
  726. }
  727. };
  728. static struct clk exynos4_clk_pdma0 = {
  729. .name = "dma",
  730. .devname = "dma-pl330.0",
  731. .enable = exynos4_clk_ip_fsys_ctrl,
  732. .ctrlbit = (1 << 0),
  733. };
  734. static struct clk exynos4_clk_pdma1 = {
  735. .name = "dma",
  736. .devname = "dma-pl330.1",
  737. .enable = exynos4_clk_ip_fsys_ctrl,
  738. .ctrlbit = (1 << 1),
  739. };
  740. static struct clk exynos4_clk_mdma1 = {
  741. .name = "dma",
  742. .devname = "dma-pl330.2",
  743. .enable = exynos4_clk_ip_image_ctrl,
  744. .ctrlbit = ((1 << 8) | (1 << 5) | (1 << 2)),
  745. };
  746. static struct clk exynos4_clk_fimd0 = {
  747. .name = "fimd",
  748. .devname = "exynos4-fb.0",
  749. .enable = exynos4_clk_ip_lcd0_ctrl,
  750. .ctrlbit = (1 << 0),
  751. };
  752. struct clk *exynos4_clkset_group_list[] = {
  753. [0] = &clk_ext_xtal_mux,
  754. [1] = &clk_xusbxti,
  755. [2] = &exynos4_clk_sclk_hdmi27m,
  756. [3] = &exynos4_clk_sclk_usbphy0,
  757. [4] = &exynos4_clk_sclk_usbphy1,
  758. [5] = &exynos4_clk_sclk_hdmiphy,
  759. [6] = &exynos4_clk_mout_mpll.clk,
  760. [7] = &exynos4_clk_mout_epll.clk,
  761. [8] = &exynos4_clk_sclk_vpll.clk,
  762. };
  763. struct clksrc_sources exynos4_clkset_group = {
  764. .sources = exynos4_clkset_group_list,
  765. .nr_sources = ARRAY_SIZE(exynos4_clkset_group_list),
  766. };
  767. static struct clk *exynos4_clkset_mout_g2d0_list[] = {
  768. [0] = &exynos4_clk_mout_mpll.clk,
  769. [1] = &exynos4_clk_sclk_apll.clk,
  770. };
  771. struct clksrc_sources exynos4_clkset_mout_g2d0 = {
  772. .sources = exynos4_clkset_mout_g2d0_list,
  773. .nr_sources = ARRAY_SIZE(exynos4_clkset_mout_g2d0_list),
  774. };
  775. static struct clk *exynos4_clkset_mout_g2d1_list[] = {
  776. [0] = &exynos4_clk_mout_epll.clk,
  777. [1] = &exynos4_clk_sclk_vpll.clk,
  778. };
  779. struct clksrc_sources exynos4_clkset_mout_g2d1 = {
  780. .sources = exynos4_clkset_mout_g2d1_list,
  781. .nr_sources = ARRAY_SIZE(exynos4_clkset_mout_g2d1_list),
  782. };
  783. static struct clk *exynos4_clkset_mout_mfc0_list[] = {
  784. [0] = &exynos4_clk_mout_mpll.clk,
  785. [1] = &exynos4_clk_sclk_apll.clk,
  786. };
  787. static struct clksrc_sources exynos4_clkset_mout_mfc0 = {
  788. .sources = exynos4_clkset_mout_mfc0_list,
  789. .nr_sources = ARRAY_SIZE(exynos4_clkset_mout_mfc0_list),
  790. };
  791. static struct clksrc_clk exynos4_clk_mout_mfc0 = {
  792. .clk = {
  793. .name = "mout_mfc0",
  794. },
  795. .sources = &exynos4_clkset_mout_mfc0,
  796. .reg_src = { .reg = EXYNOS4_CLKSRC_MFC, .shift = 0, .size = 1 },
  797. };
  798. static struct clk *exynos4_clkset_mout_mfc1_list[] = {
  799. [0] = &exynos4_clk_mout_epll.clk,
  800. [1] = &exynos4_clk_sclk_vpll.clk,
  801. };
  802. static struct clksrc_sources exynos4_clkset_mout_mfc1 = {
  803. .sources = exynos4_clkset_mout_mfc1_list,
  804. .nr_sources = ARRAY_SIZE(exynos4_clkset_mout_mfc1_list),
  805. };
  806. static struct clksrc_clk exynos4_clk_mout_mfc1 = {
  807. .clk = {
  808. .name = "mout_mfc1",
  809. },
  810. .sources = &exynos4_clkset_mout_mfc1,
  811. .reg_src = { .reg = EXYNOS4_CLKSRC_MFC, .shift = 4, .size = 1 },
  812. };
  813. static struct clk *exynos4_clkset_mout_mfc_list[] = {
  814. [0] = &exynos4_clk_mout_mfc0.clk,
  815. [1] = &exynos4_clk_mout_mfc1.clk,
  816. };
  817. static struct clksrc_sources exynos4_clkset_mout_mfc = {
  818. .sources = exynos4_clkset_mout_mfc_list,
  819. .nr_sources = ARRAY_SIZE(exynos4_clkset_mout_mfc_list),
  820. };
  821. static struct clk *exynos4_clkset_sclk_dac_list[] = {
  822. [0] = &exynos4_clk_sclk_vpll.clk,
  823. [1] = &exynos4_clk_sclk_hdmiphy,
  824. };
  825. static struct clksrc_sources exynos4_clkset_sclk_dac = {
  826. .sources = exynos4_clkset_sclk_dac_list,
  827. .nr_sources = ARRAY_SIZE(exynos4_clkset_sclk_dac_list),
  828. };
  829. static struct clksrc_clk exynos4_clk_sclk_dac = {
  830. .clk = {
  831. .name = "sclk_dac",
  832. .enable = exynos4_clksrc_mask_tv_ctrl,
  833. .ctrlbit = (1 << 8),
  834. },
  835. .sources = &exynos4_clkset_sclk_dac,
  836. .reg_src = { .reg = EXYNOS4_CLKSRC_TV, .shift = 8, .size = 1 },
  837. };
  838. static struct clksrc_clk exynos4_clk_sclk_pixel = {
  839. .clk = {
  840. .name = "sclk_pixel",
  841. .parent = &exynos4_clk_sclk_vpll.clk,
  842. },
  843. .reg_div = { .reg = EXYNOS4_CLKDIV_TV, .shift = 0, .size = 4 },
  844. };
  845. static struct clk *exynos4_clkset_sclk_hdmi_list[] = {
  846. [0] = &exynos4_clk_sclk_pixel.clk,
  847. [1] = &exynos4_clk_sclk_hdmiphy,
  848. };
  849. static struct clksrc_sources exynos4_clkset_sclk_hdmi = {
  850. .sources = exynos4_clkset_sclk_hdmi_list,
  851. .nr_sources = ARRAY_SIZE(exynos4_clkset_sclk_hdmi_list),
  852. };
  853. static struct clksrc_clk exynos4_clk_sclk_hdmi = {
  854. .clk = {
  855. .name = "sclk_hdmi",
  856. .enable = exynos4_clksrc_mask_tv_ctrl,
  857. .ctrlbit = (1 << 0),
  858. },
  859. .sources = &exynos4_clkset_sclk_hdmi,
  860. .reg_src = { .reg = EXYNOS4_CLKSRC_TV, .shift = 0, .size = 1 },
  861. };
  862. static struct clk *exynos4_clkset_sclk_mixer_list[] = {
  863. [0] = &exynos4_clk_sclk_dac.clk,
  864. [1] = &exynos4_clk_sclk_hdmi.clk,
  865. };
  866. static struct clksrc_sources exynos4_clkset_sclk_mixer = {
  867. .sources = exynos4_clkset_sclk_mixer_list,
  868. .nr_sources = ARRAY_SIZE(exynos4_clkset_sclk_mixer_list),
  869. };
  870. static struct clksrc_clk exynos4_clk_sclk_mixer = {
  871. .clk = {
  872. .name = "sclk_mixer",
  873. .enable = exynos4_clksrc_mask_tv_ctrl,
  874. .ctrlbit = (1 << 4),
  875. },
  876. .sources = &exynos4_clkset_sclk_mixer,
  877. .reg_src = { .reg = EXYNOS4_CLKSRC_TV, .shift = 4, .size = 1 },
  878. };
  879. static struct clksrc_clk *exynos4_sclk_tv[] = {
  880. &exynos4_clk_sclk_dac,
  881. &exynos4_clk_sclk_pixel,
  882. &exynos4_clk_sclk_hdmi,
  883. &exynos4_clk_sclk_mixer,
  884. };
  885. static struct clksrc_clk exynos4_clk_dout_mmc0 = {
  886. .clk = {
  887. .name = "dout_mmc0",
  888. },
  889. .sources = &exynos4_clkset_group,
  890. .reg_src = { .reg = EXYNOS4_CLKSRC_FSYS, .shift = 0, .size = 4 },
  891. .reg_div = { .reg = EXYNOS4_CLKDIV_FSYS1, .shift = 0, .size = 4 },
  892. };
  893. static struct clksrc_clk exynos4_clk_dout_mmc1 = {
  894. .clk = {
  895. .name = "dout_mmc1",
  896. },
  897. .sources = &exynos4_clkset_group,
  898. .reg_src = { .reg = EXYNOS4_CLKSRC_FSYS, .shift = 4, .size = 4 },
  899. .reg_div = { .reg = EXYNOS4_CLKDIV_FSYS1, .shift = 16, .size = 4 },
  900. };
  901. static struct clksrc_clk exynos4_clk_dout_mmc2 = {
  902. .clk = {
  903. .name = "dout_mmc2",
  904. },
  905. .sources = &exynos4_clkset_group,
  906. .reg_src = { .reg = EXYNOS4_CLKSRC_FSYS, .shift = 8, .size = 4 },
  907. .reg_div = { .reg = EXYNOS4_CLKDIV_FSYS2, .shift = 0, .size = 4 },
  908. };
  909. static struct clksrc_clk exynos4_clk_dout_mmc3 = {
  910. .clk = {
  911. .name = "dout_mmc3",
  912. },
  913. .sources = &exynos4_clkset_group,
  914. .reg_src = { .reg = EXYNOS4_CLKSRC_FSYS, .shift = 12, .size = 4 },
  915. .reg_div = { .reg = EXYNOS4_CLKDIV_FSYS2, .shift = 16, .size = 4 },
  916. };
  917. static struct clksrc_clk exynos4_clk_dout_mmc4 = {
  918. .clk = {
  919. .name = "dout_mmc4",
  920. },
  921. .sources = &exynos4_clkset_group,
  922. .reg_src = { .reg = EXYNOS4_CLKSRC_FSYS, .shift = 16, .size = 4 },
  923. .reg_div = { .reg = EXYNOS4_CLKDIV_FSYS3, .shift = 0, .size = 4 },
  924. };
  925. static struct clksrc_clk exynos4_clksrcs[] = {
  926. {
  927. .clk = {
  928. .name = "sclk_pwm",
  929. .enable = exynos4_clksrc_mask_peril0_ctrl,
  930. .ctrlbit = (1 << 24),
  931. },
  932. .sources = &exynos4_clkset_group,
  933. .reg_src = { .reg = EXYNOS4_CLKSRC_PERIL0, .shift = 24, .size = 4 },
  934. .reg_div = { .reg = EXYNOS4_CLKDIV_PERIL3, .shift = 0, .size = 4 },
  935. }, {
  936. .clk = {
  937. .name = "sclk_csis",
  938. .devname = "s5p-mipi-csis.0",
  939. .enable = exynos4_clksrc_mask_cam_ctrl,
  940. .ctrlbit = (1 << 24),
  941. },
  942. .sources = &exynos4_clkset_group,
  943. .reg_src = { .reg = EXYNOS4_CLKSRC_CAM, .shift = 24, .size = 4 },
  944. .reg_div = { .reg = EXYNOS4_CLKDIV_CAM, .shift = 24, .size = 4 },
  945. }, {
  946. .clk = {
  947. .name = "sclk_csis",
  948. .devname = "s5p-mipi-csis.1",
  949. .enable = exynos4_clksrc_mask_cam_ctrl,
  950. .ctrlbit = (1 << 28),
  951. },
  952. .sources = &exynos4_clkset_group,
  953. .reg_src = { .reg = EXYNOS4_CLKSRC_CAM, .shift = 28, .size = 4 },
  954. .reg_div = { .reg = EXYNOS4_CLKDIV_CAM, .shift = 28, .size = 4 },
  955. }, {
  956. .clk = {
  957. .name = "sclk_cam0",
  958. .enable = exynos4_clksrc_mask_cam_ctrl,
  959. .ctrlbit = (1 << 16),
  960. },
  961. .sources = &exynos4_clkset_group,
  962. .reg_src = { .reg = EXYNOS4_CLKSRC_CAM, .shift = 16, .size = 4 },
  963. .reg_div = { .reg = EXYNOS4_CLKDIV_CAM, .shift = 16, .size = 4 },
  964. }, {
  965. .clk = {
  966. .name = "sclk_cam1",
  967. .enable = exynos4_clksrc_mask_cam_ctrl,
  968. .ctrlbit = (1 << 20),
  969. },
  970. .sources = &exynos4_clkset_group,
  971. .reg_src = { .reg = EXYNOS4_CLKSRC_CAM, .shift = 20, .size = 4 },
  972. .reg_div = { .reg = EXYNOS4_CLKDIV_CAM, .shift = 20, .size = 4 },
  973. }, {
  974. .clk = {
  975. .name = "sclk_fimc",
  976. .devname = "exynos4-fimc.0",
  977. .enable = exynos4_clksrc_mask_cam_ctrl,
  978. .ctrlbit = (1 << 0),
  979. },
  980. .sources = &exynos4_clkset_group,
  981. .reg_src = { .reg = EXYNOS4_CLKSRC_CAM, .shift = 0, .size = 4 },
  982. .reg_div = { .reg = EXYNOS4_CLKDIV_CAM, .shift = 0, .size = 4 },
  983. }, {
  984. .clk = {
  985. .name = "sclk_fimc",
  986. .devname = "exynos4-fimc.1",
  987. .enable = exynos4_clksrc_mask_cam_ctrl,
  988. .ctrlbit = (1 << 4),
  989. },
  990. .sources = &exynos4_clkset_group,
  991. .reg_src = { .reg = EXYNOS4_CLKSRC_CAM, .shift = 4, .size = 4 },
  992. .reg_div = { .reg = EXYNOS4_CLKDIV_CAM, .shift = 4, .size = 4 },
  993. }, {
  994. .clk = {
  995. .name = "sclk_fimc",
  996. .devname = "exynos4-fimc.2",
  997. .enable = exynos4_clksrc_mask_cam_ctrl,
  998. .ctrlbit = (1 << 8),
  999. },
  1000. .sources = &exynos4_clkset_group,
  1001. .reg_src = { .reg = EXYNOS4_CLKSRC_CAM, .shift = 8, .size = 4 },
  1002. .reg_div = { .reg = EXYNOS4_CLKDIV_CAM, .shift = 8, .size = 4 },
  1003. }, {
  1004. .clk = {
  1005. .name = "sclk_fimc",
  1006. .devname = "exynos4-fimc.3",
  1007. .enable = exynos4_clksrc_mask_cam_ctrl,
  1008. .ctrlbit = (1 << 12),
  1009. },
  1010. .sources = &exynos4_clkset_group,
  1011. .reg_src = { .reg = EXYNOS4_CLKSRC_CAM, .shift = 12, .size = 4 },
  1012. .reg_div = { .reg = EXYNOS4_CLKDIV_CAM, .shift = 12, .size = 4 },
  1013. }, {
  1014. .clk = {
  1015. .name = "sclk_fimd",
  1016. .devname = "exynos4-fb.0",
  1017. .enable = exynos4_clksrc_mask_lcd0_ctrl,
  1018. .ctrlbit = (1 << 0),
  1019. },
  1020. .sources = &exynos4_clkset_group,
  1021. .reg_src = { .reg = EXYNOS4_CLKSRC_LCD0, .shift = 0, .size = 4 },
  1022. .reg_div = { .reg = EXYNOS4_CLKDIV_LCD0, .shift = 0, .size = 4 },
  1023. }, {
  1024. .clk = {
  1025. .name = "sclk_mfc",
  1026. .devname = "s5p-mfc",
  1027. },
  1028. .sources = &exynos4_clkset_mout_mfc,
  1029. .reg_src = { .reg = EXYNOS4_CLKSRC_MFC, .shift = 8, .size = 1 },
  1030. .reg_div = { .reg = EXYNOS4_CLKDIV_MFC, .shift = 0, .size = 4 },
  1031. }, {
  1032. .clk = {
  1033. .name = "ciu",
  1034. .parent = &exynos4_clk_dout_mmc4.clk,
  1035. .enable = exynos4_clksrc_mask_fsys_ctrl,
  1036. .ctrlbit = (1 << 16),
  1037. },
  1038. .reg_div = { .reg = EXYNOS4_CLKDIV_FSYS3, .shift = 8, .size = 8 },
  1039. }
  1040. };
  1041. static struct clksrc_clk exynos4_clk_sclk_uart0 = {
  1042. .clk = {
  1043. .name = "uclk1",
  1044. .devname = "exynos4210-uart.0",
  1045. .enable = exynos4_clksrc_mask_peril0_ctrl,
  1046. .ctrlbit = (1 << 0),
  1047. },
  1048. .sources = &exynos4_clkset_group,
  1049. .reg_src = { .reg = EXYNOS4_CLKSRC_PERIL0, .shift = 0, .size = 4 },
  1050. .reg_div = { .reg = EXYNOS4_CLKDIV_PERIL0, .shift = 0, .size = 4 },
  1051. };
  1052. static struct clksrc_clk exynos4_clk_sclk_uart1 = {
  1053. .clk = {
  1054. .name = "uclk1",
  1055. .devname = "exynos4210-uart.1",
  1056. .enable = exynos4_clksrc_mask_peril0_ctrl,
  1057. .ctrlbit = (1 << 4),
  1058. },
  1059. .sources = &exynos4_clkset_group,
  1060. .reg_src = { .reg = EXYNOS4_CLKSRC_PERIL0, .shift = 4, .size = 4 },
  1061. .reg_div = { .reg = EXYNOS4_CLKDIV_PERIL0, .shift = 4, .size = 4 },
  1062. };
  1063. static struct clksrc_clk exynos4_clk_sclk_uart2 = {
  1064. .clk = {
  1065. .name = "uclk1",
  1066. .devname = "exynos4210-uart.2",
  1067. .enable = exynos4_clksrc_mask_peril0_ctrl,
  1068. .ctrlbit = (1 << 8),
  1069. },
  1070. .sources = &exynos4_clkset_group,
  1071. .reg_src = { .reg = EXYNOS4_CLKSRC_PERIL0, .shift = 8, .size = 4 },
  1072. .reg_div = { .reg = EXYNOS4_CLKDIV_PERIL0, .shift = 8, .size = 4 },
  1073. };
  1074. static struct clksrc_clk exynos4_clk_sclk_uart3 = {
  1075. .clk = {
  1076. .name = "uclk1",
  1077. .devname = "exynos4210-uart.3",
  1078. .enable = exynos4_clksrc_mask_peril0_ctrl,
  1079. .ctrlbit = (1 << 12),
  1080. },
  1081. .sources = &exynos4_clkset_group,
  1082. .reg_src = { .reg = EXYNOS4_CLKSRC_PERIL0, .shift = 12, .size = 4 },
  1083. .reg_div = { .reg = EXYNOS4_CLKDIV_PERIL0, .shift = 12, .size = 4 },
  1084. };
  1085. static struct clksrc_clk exynos4_clk_sclk_mmc0 = {
  1086. .clk = {
  1087. .name = "sclk_mmc",
  1088. .devname = "exynos4-sdhci.0",
  1089. .parent = &exynos4_clk_dout_mmc0.clk,
  1090. .enable = exynos4_clksrc_mask_fsys_ctrl,
  1091. .ctrlbit = (1 << 0),
  1092. },
  1093. .reg_div = { .reg = EXYNOS4_CLKDIV_FSYS1, .shift = 8, .size = 8 },
  1094. };
  1095. static struct clksrc_clk exynos4_clk_sclk_mmc1 = {
  1096. .clk = {
  1097. .name = "sclk_mmc",
  1098. .devname = "exynos4-sdhci.1",
  1099. .parent = &exynos4_clk_dout_mmc1.clk,
  1100. .enable = exynos4_clksrc_mask_fsys_ctrl,
  1101. .ctrlbit = (1 << 4),
  1102. },
  1103. .reg_div = { .reg = EXYNOS4_CLKDIV_FSYS1, .shift = 24, .size = 8 },
  1104. };
  1105. static struct clksrc_clk exynos4_clk_sclk_mmc2 = {
  1106. .clk = {
  1107. .name = "sclk_mmc",
  1108. .devname = "exynos4-sdhci.2",
  1109. .parent = &exynos4_clk_dout_mmc2.clk,
  1110. .enable = exynos4_clksrc_mask_fsys_ctrl,
  1111. .ctrlbit = (1 << 8),
  1112. },
  1113. .reg_div = { .reg = EXYNOS4_CLKDIV_FSYS2, .shift = 8, .size = 8 },
  1114. };
  1115. static struct clksrc_clk exynos4_clk_sclk_mmc3 = {
  1116. .clk = {
  1117. .name = "sclk_mmc",
  1118. .devname = "exynos4-sdhci.3",
  1119. .parent = &exynos4_clk_dout_mmc3.clk,
  1120. .enable = exynos4_clksrc_mask_fsys_ctrl,
  1121. .ctrlbit = (1 << 12),
  1122. },
  1123. .reg_div = { .reg = EXYNOS4_CLKDIV_FSYS2, .shift = 24, .size = 8 },
  1124. };
  1125. static struct clksrc_clk exynos4_clk_mdout_spi0 = {
  1126. .clk = {
  1127. .name = "mdout_spi",
  1128. .devname = "exynos4210-spi.0",
  1129. },
  1130. .sources = &exynos4_clkset_group,
  1131. .reg_src = { .reg = EXYNOS4_CLKSRC_PERIL1, .shift = 16, .size = 4 },
  1132. .reg_div = { .reg = EXYNOS4_CLKDIV_PERIL1, .shift = 0, .size = 4 },
  1133. };
  1134. static struct clksrc_clk exynos4_clk_mdout_spi1 = {
  1135. .clk = {
  1136. .name = "mdout_spi",
  1137. .devname = "exynos4210-spi.1",
  1138. },
  1139. .sources = &exynos4_clkset_group,
  1140. .reg_src = { .reg = EXYNOS4_CLKSRC_PERIL1, .shift = 20, .size = 4 },
  1141. .reg_div = { .reg = EXYNOS4_CLKDIV_PERIL1, .shift = 16, .size = 4 },
  1142. };
  1143. static struct clksrc_clk exynos4_clk_mdout_spi2 = {
  1144. .clk = {
  1145. .name = "mdout_spi",
  1146. .devname = "exynos4210-spi.2",
  1147. },
  1148. .sources = &exynos4_clkset_group,
  1149. .reg_src = { .reg = EXYNOS4_CLKSRC_PERIL1, .shift = 24, .size = 4 },
  1150. .reg_div = { .reg = EXYNOS4_CLKDIV_PERIL2, .shift = 0, .size = 4 },
  1151. };
  1152. static struct clksrc_clk exynos4_clk_sclk_spi0 = {
  1153. .clk = {
  1154. .name = "sclk_spi",
  1155. .devname = "exynos4210-spi.0",
  1156. .parent = &exynos4_clk_mdout_spi0.clk,
  1157. .enable = exynos4_clksrc_mask_peril1_ctrl,
  1158. .ctrlbit = (1 << 16),
  1159. },
  1160. .reg_div = { .reg = EXYNOS4_CLKDIV_PERIL1, .shift = 8, .size = 8 },
  1161. };
  1162. static struct clksrc_clk exynos4_clk_sclk_spi1 = {
  1163. .clk = {
  1164. .name = "sclk_spi",
  1165. .devname = "exynos4210-spi.1",
  1166. .parent = &exynos4_clk_mdout_spi1.clk,
  1167. .enable = exynos4_clksrc_mask_peril1_ctrl,
  1168. .ctrlbit = (1 << 20),
  1169. },
  1170. .reg_div = { .reg = EXYNOS4_CLKDIV_PERIL1, .shift = 24, .size = 8 },
  1171. };
  1172. static struct clksrc_clk exynos4_clk_sclk_spi2 = {
  1173. .clk = {
  1174. .name = "sclk_spi",
  1175. .devname = "exynos4210-spi.2",
  1176. .parent = &exynos4_clk_mdout_spi2.clk,
  1177. .enable = exynos4_clksrc_mask_peril1_ctrl,
  1178. .ctrlbit = (1 << 24),
  1179. },
  1180. .reg_div = { .reg = EXYNOS4_CLKDIV_PERIL2, .shift = 8, .size = 8 },
  1181. };
  1182. /* Clock initialization code */
  1183. static struct clksrc_clk *exynos4_sysclks[] = {
  1184. &exynos4_clk_mout_apll,
  1185. &exynos4_clk_sclk_apll,
  1186. &exynos4_clk_mout_epll,
  1187. &exynos4_clk_mout_mpll,
  1188. &exynos4_clk_moutcore,
  1189. &exynos4_clk_coreclk,
  1190. &exynos4_clk_armclk,
  1191. &exynos4_clk_aclk_corem0,
  1192. &exynos4_clk_aclk_cores,
  1193. &exynos4_clk_aclk_corem1,
  1194. &exynos4_clk_periphclk,
  1195. &exynos4_clk_mout_corebus,
  1196. &exynos4_clk_sclk_dmc,
  1197. &exynos4_clk_aclk_cored,
  1198. &exynos4_clk_aclk_corep,
  1199. &exynos4_clk_aclk_acp,
  1200. &exynos4_clk_pclk_acp,
  1201. &exynos4_clk_vpllsrc,
  1202. &exynos4_clk_sclk_vpll,
  1203. &exynos4_clk_aclk_200,
  1204. &exynos4_clk_aclk_100,
  1205. &exynos4_clk_aclk_160,
  1206. &exynos4_clk_aclk_133,
  1207. &exynos4_clk_dout_mmc0,
  1208. &exynos4_clk_dout_mmc1,
  1209. &exynos4_clk_dout_mmc2,
  1210. &exynos4_clk_dout_mmc3,
  1211. &exynos4_clk_dout_mmc4,
  1212. &exynos4_clk_mout_mfc0,
  1213. &exynos4_clk_mout_mfc1,
  1214. };
  1215. static struct clk *exynos4_clk_cdev[] = {
  1216. &exynos4_clk_pdma0,
  1217. &exynos4_clk_pdma1,
  1218. &exynos4_clk_mdma1,
  1219. &exynos4_clk_fimd0,
  1220. };
  1221. static struct clksrc_clk *exynos4_clksrc_cdev[] = {
  1222. &exynos4_clk_sclk_uart0,
  1223. &exynos4_clk_sclk_uart1,
  1224. &exynos4_clk_sclk_uart2,
  1225. &exynos4_clk_sclk_uart3,
  1226. &exynos4_clk_sclk_mmc0,
  1227. &exynos4_clk_sclk_mmc1,
  1228. &exynos4_clk_sclk_mmc2,
  1229. &exynos4_clk_sclk_mmc3,
  1230. &exynos4_clk_sclk_spi0,
  1231. &exynos4_clk_sclk_spi1,
  1232. &exynos4_clk_sclk_spi2,
  1233. &exynos4_clk_mdout_spi0,
  1234. &exynos4_clk_mdout_spi1,
  1235. &exynos4_clk_mdout_spi2,
  1236. };
  1237. static struct clk_lookup exynos4_clk_lookup[] = {
  1238. CLKDEV_INIT("exynos4210-uart.0", "clk_uart_baud0", &exynos4_clk_sclk_uart0.clk),
  1239. CLKDEV_INIT("exynos4210-uart.1", "clk_uart_baud0", &exynos4_clk_sclk_uart1.clk),
  1240. CLKDEV_INIT("exynos4210-uart.2", "clk_uart_baud0", &exynos4_clk_sclk_uart2.clk),
  1241. CLKDEV_INIT("exynos4210-uart.3", "clk_uart_baud0", &exynos4_clk_sclk_uart3.clk),
  1242. CLKDEV_INIT("exynos4-sdhci.0", "mmc_busclk.2", &exynos4_clk_sclk_mmc0.clk),
  1243. CLKDEV_INIT("exynos4-sdhci.1", "mmc_busclk.2", &exynos4_clk_sclk_mmc1.clk),
  1244. CLKDEV_INIT("exynos4-sdhci.2", "mmc_busclk.2", &exynos4_clk_sclk_mmc2.clk),
  1245. CLKDEV_INIT("exynos4-sdhci.3", "mmc_busclk.2", &exynos4_clk_sclk_mmc3.clk),
  1246. CLKDEV_INIT("exynos4-fb.0", "lcd", &exynos4_clk_fimd0),
  1247. CLKDEV_INIT("dma-pl330.0", "apb_pclk", &exynos4_clk_pdma0),
  1248. CLKDEV_INIT("dma-pl330.1", "apb_pclk", &exynos4_clk_pdma1),
  1249. CLKDEV_INIT("dma-pl330.2", "apb_pclk", &exynos4_clk_mdma1),
  1250. CLKDEV_INIT("exynos4210-spi.0", "spi_busclk0", &exynos4_clk_sclk_spi0.clk),
  1251. CLKDEV_INIT("exynos4210-spi.1", "spi_busclk0", &exynos4_clk_sclk_spi1.clk),
  1252. CLKDEV_INIT("exynos4210-spi.2", "spi_busclk0", &exynos4_clk_sclk_spi2.clk),
  1253. };
  1254. static int xtal_rate;
  1255. static unsigned long exynos4_fout_apll_get_rate(struct clk *clk)
  1256. {
  1257. if (soc_is_exynos4210())
  1258. return s5p_get_pll45xx(xtal_rate, __raw_readl(EXYNOS4_APLL_CON0),
  1259. pll_4508);
  1260. else if (soc_is_exynos4212() || soc_is_exynos4412())
  1261. return s5p_get_pll35xx(xtal_rate, __raw_readl(EXYNOS4_APLL_CON0));
  1262. else
  1263. return 0;
  1264. }
  1265. static struct clk_ops exynos4_fout_apll_ops = {
  1266. .get_rate = exynos4_fout_apll_get_rate,
  1267. };
  1268. static u32 exynos4_vpll_div[][8] = {
  1269. { 54000000, 3, 53, 3, 1024, 0, 17, 0 },
  1270. { 108000000, 3, 53, 2, 1024, 0, 17, 0 },
  1271. };
  1272. static unsigned long exynos4_vpll_get_rate(struct clk *clk)
  1273. {
  1274. return clk->rate;
  1275. }
  1276. static int exynos4_vpll_set_rate(struct clk *clk, unsigned long rate)
  1277. {
  1278. unsigned int vpll_con0, vpll_con1 = 0;
  1279. unsigned int i;
  1280. /* Return if nothing changed */
  1281. if (clk->rate == rate)
  1282. return 0;
  1283. vpll_con0 = __raw_readl(EXYNOS4_VPLL_CON0);
  1284. vpll_con0 &= ~(0x1 << 27 | \
  1285. PLL90XX_MDIV_MASK << PLL46XX_MDIV_SHIFT | \
  1286. PLL90XX_PDIV_MASK << PLL46XX_PDIV_SHIFT | \
  1287. PLL90XX_SDIV_MASK << PLL46XX_SDIV_SHIFT);
  1288. vpll_con1 = __raw_readl(EXYNOS4_VPLL_CON1);
  1289. vpll_con1 &= ~(PLL46XX_MRR_MASK << PLL46XX_MRR_SHIFT | \
  1290. PLL46XX_MFR_MASK << PLL46XX_MFR_SHIFT | \
  1291. PLL4650C_KDIV_MASK << PLL46XX_KDIV_SHIFT);
  1292. for (i = 0; i < ARRAY_SIZE(exynos4_vpll_div); i++) {
  1293. if (exynos4_vpll_div[i][0] == rate) {
  1294. vpll_con0 |= exynos4_vpll_div[i][1] << PLL46XX_PDIV_SHIFT;
  1295. vpll_con0 |= exynos4_vpll_div[i][2] << PLL46XX_MDIV_SHIFT;
  1296. vpll_con0 |= exynos4_vpll_div[i][3] << PLL46XX_SDIV_SHIFT;
  1297. vpll_con1 |= exynos4_vpll_div[i][4] << PLL46XX_KDIV_SHIFT;
  1298. vpll_con1 |= exynos4_vpll_div[i][5] << PLL46XX_MFR_SHIFT;
  1299. vpll_con1 |= exynos4_vpll_div[i][6] << PLL46XX_MRR_SHIFT;
  1300. vpll_con0 |= exynos4_vpll_div[i][7] << 27;
  1301. break;
  1302. }
  1303. }
  1304. if (i == ARRAY_SIZE(exynos4_vpll_div)) {
  1305. printk(KERN_ERR "%s: Invalid Clock VPLL Frequency\n",
  1306. __func__);
  1307. return -EINVAL;
  1308. }
  1309. __raw_writel(vpll_con0, EXYNOS4_VPLL_CON0);
  1310. __raw_writel(vpll_con1, EXYNOS4_VPLL_CON1);
  1311. /* Wait for VPLL lock */
  1312. while (!(__raw_readl(EXYNOS4_VPLL_CON0) & (1 << PLL46XX_LOCKED_SHIFT)))
  1313. continue;
  1314. clk->rate = rate;
  1315. return 0;
  1316. }
  1317. static struct clk_ops exynos4_vpll_ops = {
  1318. .get_rate = exynos4_vpll_get_rate,
  1319. .set_rate = exynos4_vpll_set_rate,
  1320. };
  1321. void __init_or_cpufreq exynos4_setup_clocks(void)
  1322. {
  1323. struct clk *xtal_clk;
  1324. unsigned long apll = 0;
  1325. unsigned long mpll = 0;
  1326. unsigned long epll = 0;
  1327. unsigned long vpll = 0;
  1328. unsigned long vpllsrc;
  1329. unsigned long xtal;
  1330. unsigned long armclk;
  1331. unsigned long sclk_dmc;
  1332. unsigned long aclk_200;
  1333. unsigned long aclk_100;
  1334. unsigned long aclk_160;
  1335. unsigned long aclk_133;
  1336. unsigned int ptr;
  1337. printk(KERN_DEBUG "%s: registering clocks\n", __func__);
  1338. xtal_clk = clk_get(NULL, "xtal");
  1339. BUG_ON(IS_ERR(xtal_clk));
  1340. xtal = clk_get_rate(xtal_clk);
  1341. xtal_rate = xtal;
  1342. clk_put(xtal_clk);
  1343. printk(KERN_DEBUG "%s: xtal is %ld\n", __func__, xtal);
  1344. if (soc_is_exynos4210()) {
  1345. apll = s5p_get_pll45xx(xtal, __raw_readl(EXYNOS4_APLL_CON0),
  1346. pll_4508);
  1347. mpll = s5p_get_pll45xx(xtal, __raw_readl(EXYNOS4_MPLL_CON0),
  1348. pll_4508);
  1349. epll = s5p_get_pll46xx(xtal, __raw_readl(EXYNOS4_EPLL_CON0),
  1350. __raw_readl(EXYNOS4_EPLL_CON1), pll_4600);
  1351. vpllsrc = clk_get_rate(&exynos4_clk_vpllsrc.clk);
  1352. vpll = s5p_get_pll46xx(vpllsrc, __raw_readl(EXYNOS4_VPLL_CON0),
  1353. __raw_readl(EXYNOS4_VPLL_CON1), pll_4650c);
  1354. } else if (soc_is_exynos4212() || soc_is_exynos4412()) {
  1355. apll = s5p_get_pll35xx(xtal, __raw_readl(EXYNOS4_APLL_CON0));
  1356. mpll = s5p_get_pll35xx(xtal, __raw_readl(EXYNOS4_MPLL_CON0));
  1357. epll = s5p_get_pll36xx(xtal, __raw_readl(EXYNOS4_EPLL_CON0),
  1358. __raw_readl(EXYNOS4_EPLL_CON1));
  1359. vpllsrc = clk_get_rate(&exynos4_clk_vpllsrc.clk);
  1360. vpll = s5p_get_pll36xx(vpllsrc, __raw_readl(EXYNOS4_VPLL_CON0),
  1361. __raw_readl(EXYNOS4_VPLL_CON1));
  1362. } else {
  1363. /* nothing */
  1364. }
  1365. clk_fout_apll.ops = &exynos4_fout_apll_ops;
  1366. clk_fout_mpll.rate = mpll;
  1367. clk_fout_epll.rate = epll;
  1368. clk_fout_vpll.ops = &exynos4_vpll_ops;
  1369. clk_fout_vpll.rate = vpll;
  1370. printk(KERN_INFO "EXYNOS4: PLL settings, A=%ld, M=%ld, E=%ld V=%ld",
  1371. apll, mpll, epll, vpll);
  1372. armclk = clk_get_rate(&exynos4_clk_armclk.clk);
  1373. sclk_dmc = clk_get_rate(&exynos4_clk_sclk_dmc.clk);
  1374. aclk_200 = clk_get_rate(&exynos4_clk_aclk_200.clk);
  1375. aclk_100 = clk_get_rate(&exynos4_clk_aclk_100.clk);
  1376. aclk_160 = clk_get_rate(&exynos4_clk_aclk_160.clk);
  1377. aclk_133 = clk_get_rate(&exynos4_clk_aclk_133.clk);
  1378. printk(KERN_INFO "EXYNOS4: ARMCLK=%ld, DMC=%ld, ACLK200=%ld\n"
  1379. "ACLK100=%ld, ACLK160=%ld, ACLK133=%ld\n",
  1380. armclk, sclk_dmc, aclk_200,
  1381. aclk_100, aclk_160, aclk_133);
  1382. clk_f.rate = armclk;
  1383. clk_h.rate = sclk_dmc;
  1384. clk_p.rate = aclk_100;
  1385. for (ptr = 0; ptr < ARRAY_SIZE(exynos4_clksrcs); ptr++)
  1386. s3c_set_clksrc(&exynos4_clksrcs[ptr], true);
  1387. }
  1388. static struct clk *exynos4_clks[] __initdata = {
  1389. &exynos4_clk_sclk_hdmi27m,
  1390. &exynos4_clk_sclk_hdmiphy,
  1391. &exynos4_clk_sclk_usbphy0,
  1392. &exynos4_clk_sclk_usbphy1,
  1393. };
  1394. #ifdef CONFIG_PM_SLEEP
  1395. static int exynos4_clock_suspend(void)
  1396. {
  1397. s3c_pm_do_save(exynos4_clock_save, ARRAY_SIZE(exynos4_clock_save));
  1398. return 0;
  1399. }
  1400. static void exynos4_clock_resume(void)
  1401. {
  1402. s3c_pm_do_restore_core(exynos4_clock_save, ARRAY_SIZE(exynos4_clock_save));
  1403. }
  1404. #else
  1405. #define exynos4_clock_suspend NULL
  1406. #define exynos4_clock_resume NULL
  1407. #endif
  1408. static struct syscore_ops exynos4_clock_syscore_ops = {
  1409. .suspend = exynos4_clock_suspend,
  1410. .resume = exynos4_clock_resume,
  1411. };
  1412. void __init exynos4_register_clocks(void)
  1413. {
  1414. int ptr;
  1415. s3c24xx_register_clocks(exynos4_clks, ARRAY_SIZE(exynos4_clks));
  1416. for (ptr = 0; ptr < ARRAY_SIZE(exynos4_sysclks); ptr++)
  1417. s3c_register_clksrc(exynos4_sysclks[ptr], 1);
  1418. for (ptr = 0; ptr < ARRAY_SIZE(exynos4_sclk_tv); ptr++)
  1419. s3c_register_clksrc(exynos4_sclk_tv[ptr], 1);
  1420. for (ptr = 0; ptr < ARRAY_SIZE(exynos4_clksrc_cdev); ptr++)
  1421. s3c_register_clksrc(exynos4_clksrc_cdev[ptr], 1);
  1422. s3c_register_clksrc(exynos4_clksrcs, ARRAY_SIZE(exynos4_clksrcs));
  1423. s3c_register_clocks(exynos4_init_clocks_on, ARRAY_SIZE(exynos4_init_clocks_on));
  1424. s3c24xx_register_clocks(exynos4_clk_cdev, ARRAY_SIZE(exynos4_clk_cdev));
  1425. for (ptr = 0; ptr < ARRAY_SIZE(exynos4_clk_cdev); ptr++)
  1426. s3c_disable_clocks(exynos4_clk_cdev[ptr], 1);
  1427. s3c_register_clocks(exynos4_init_clocks_off, ARRAY_SIZE(exynos4_init_clocks_off));
  1428. s3c_disable_clocks(exynos4_init_clocks_off, ARRAY_SIZE(exynos4_init_clocks_off));
  1429. clkdev_add_table(exynos4_clk_lookup, ARRAY_SIZE(exynos4_clk_lookup));
  1430. register_syscore_ops(&exynos4_clock_syscore_ops);
  1431. s3c24xx_register_clock(&dummy_apb_pclk);
  1432. s3c_pwmclk_init();
  1433. }