setup.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933
  1. /*
  2. * linux/arch/arm/kernel/setup.c
  3. *
  4. * Copyright (C) 1995-2001 Russell King
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. */
  10. #include <linux/export.h>
  11. #include <linux/kernel.h>
  12. #include <linux/stddef.h>
  13. #include <linux/ioport.h>
  14. #include <linux/delay.h>
  15. #include <linux/utsname.h>
  16. #include <linux/initrd.h>
  17. #include <linux/console.h>
  18. #include <linux/bootmem.h>
  19. #include <linux/seq_file.h>
  20. #include <linux/screen_info.h>
  21. #include <linux/init.h>
  22. #include <linux/kexec.h>
  23. #include <linux/of_fdt.h>
  24. #include <linux/cpu.h>
  25. #include <linux/interrupt.h>
  26. #include <linux/smp.h>
  27. #include <linux/proc_fs.h>
  28. #include <linux/memblock.h>
  29. #include <linux/bug.h>
  30. #include <linux/compiler.h>
  31. #include <linux/sort.h>
  32. #include <asm/unified.h>
  33. #include <asm/cp15.h>
  34. #include <asm/cpu.h>
  35. #include <asm/cputype.h>
  36. #include <asm/elf.h>
  37. #include <asm/procinfo.h>
  38. #include <asm/sections.h>
  39. #include <asm/setup.h>
  40. #include <asm/smp_plat.h>
  41. #include <asm/mach-types.h>
  42. #include <asm/cacheflush.h>
  43. #include <asm/cachetype.h>
  44. #include <asm/tlbflush.h>
  45. #include <asm/prom.h>
  46. #include <asm/mach/arch.h>
  47. #include <asm/mach/irq.h>
  48. #include <asm/mach/time.h>
  49. #include <asm/system_info.h>
  50. #include <asm/system_misc.h>
  51. #include <asm/traps.h>
  52. #include <asm/unwind.h>
  53. #include <asm/memblock.h>
  54. #include <asm/virt.h>
  55. #include "atags.h"
  56. #include "tcm.h"
  57. #if defined(CONFIG_FPE_NWFPE) || defined(CONFIG_FPE_FASTFPE)
  58. char fpe_type[8];
  59. static int __init fpe_setup(char *line)
  60. {
  61. memcpy(fpe_type, line, 8);
  62. return 1;
  63. }
  64. __setup("fpe=", fpe_setup);
  65. #endif
  66. extern void paging_init(struct machine_desc *desc);
  67. extern void sanity_check_meminfo(void);
  68. extern void reboot_setup(char *str);
  69. extern void setup_dma_zone(struct machine_desc *desc);
  70. unsigned int processor_id;
  71. EXPORT_SYMBOL(processor_id);
  72. unsigned int __machine_arch_type __read_mostly;
  73. EXPORT_SYMBOL(__machine_arch_type);
  74. unsigned int cacheid __read_mostly;
  75. EXPORT_SYMBOL(cacheid);
  76. unsigned int __atags_pointer __initdata;
  77. unsigned int system_rev;
  78. EXPORT_SYMBOL(system_rev);
  79. unsigned int system_serial_low;
  80. EXPORT_SYMBOL(system_serial_low);
  81. unsigned int system_serial_high;
  82. EXPORT_SYMBOL(system_serial_high);
  83. unsigned int elf_hwcap __read_mostly;
  84. EXPORT_SYMBOL(elf_hwcap);
  85. #ifdef MULTI_CPU
  86. struct processor processor __read_mostly;
  87. #endif
  88. #ifdef MULTI_TLB
  89. struct cpu_tlb_fns cpu_tlb __read_mostly;
  90. #endif
  91. #ifdef MULTI_USER
  92. struct cpu_user_fns cpu_user __read_mostly;
  93. #endif
  94. #ifdef MULTI_CACHE
  95. struct cpu_cache_fns cpu_cache __read_mostly;
  96. #endif
  97. #ifdef CONFIG_OUTER_CACHE
  98. struct outer_cache_fns outer_cache __read_mostly;
  99. EXPORT_SYMBOL(outer_cache);
  100. #endif
  101. /*
  102. * Cached cpu_architecture() result for use by assembler code.
  103. * C code should use the cpu_architecture() function instead of accessing this
  104. * variable directly.
  105. */
  106. int __cpu_architecture __read_mostly = CPU_ARCH_UNKNOWN;
  107. struct stack {
  108. u32 irq[3];
  109. u32 abt[3];
  110. u32 und[3];
  111. } ____cacheline_aligned;
  112. static struct stack stacks[NR_CPUS];
  113. char elf_platform[ELF_PLATFORM_SIZE];
  114. EXPORT_SYMBOL(elf_platform);
  115. static const char *cpu_name;
  116. static const char *machine_name;
  117. static char __initdata cmd_line[COMMAND_LINE_SIZE];
  118. struct machine_desc *machine_desc __initdata;
  119. static union { char c[4]; unsigned long l; } endian_test __initdata = { { 'l', '?', '?', 'b' } };
  120. #define ENDIANNESS ((char)endian_test.l)
  121. DEFINE_PER_CPU(struct cpuinfo_arm, cpu_data);
  122. /*
  123. * Standard memory resources
  124. */
  125. static struct resource mem_res[] = {
  126. {
  127. .name = "Video RAM",
  128. .start = 0,
  129. .end = 0,
  130. .flags = IORESOURCE_MEM
  131. },
  132. {
  133. .name = "Kernel code",
  134. .start = 0,
  135. .end = 0,
  136. .flags = IORESOURCE_MEM
  137. },
  138. {
  139. .name = "Kernel data",
  140. .start = 0,
  141. .end = 0,
  142. .flags = IORESOURCE_MEM
  143. }
  144. };
  145. #define video_ram mem_res[0]
  146. #define kernel_code mem_res[1]
  147. #define kernel_data mem_res[2]
  148. static struct resource io_res[] = {
  149. {
  150. .name = "reserved",
  151. .start = 0x3bc,
  152. .end = 0x3be,
  153. .flags = IORESOURCE_IO | IORESOURCE_BUSY
  154. },
  155. {
  156. .name = "reserved",
  157. .start = 0x378,
  158. .end = 0x37f,
  159. .flags = IORESOURCE_IO | IORESOURCE_BUSY
  160. },
  161. {
  162. .name = "reserved",
  163. .start = 0x278,
  164. .end = 0x27f,
  165. .flags = IORESOURCE_IO | IORESOURCE_BUSY
  166. }
  167. };
  168. #define lp0 io_res[0]
  169. #define lp1 io_res[1]
  170. #define lp2 io_res[2]
  171. static const char *proc_arch[] = {
  172. "undefined/unknown",
  173. "3",
  174. "4",
  175. "4T",
  176. "5",
  177. "5T",
  178. "5TE",
  179. "5TEJ",
  180. "6TEJ",
  181. "7",
  182. "?(11)",
  183. "?(12)",
  184. "?(13)",
  185. "?(14)",
  186. "?(15)",
  187. "?(16)",
  188. "?(17)",
  189. };
  190. static int __get_cpu_architecture(void)
  191. {
  192. int cpu_arch;
  193. if ((read_cpuid_id() & 0x0008f000) == 0) {
  194. cpu_arch = CPU_ARCH_UNKNOWN;
  195. } else if ((read_cpuid_id() & 0x0008f000) == 0x00007000) {
  196. cpu_arch = (read_cpuid_id() & (1 << 23)) ? CPU_ARCH_ARMv4T : CPU_ARCH_ARMv3;
  197. } else if ((read_cpuid_id() & 0x00080000) == 0x00000000) {
  198. cpu_arch = (read_cpuid_id() >> 16) & 7;
  199. if (cpu_arch)
  200. cpu_arch += CPU_ARCH_ARMv3;
  201. } else if ((read_cpuid_id() & 0x000f0000) == 0x000f0000) {
  202. unsigned int mmfr0;
  203. /* Revised CPUID format. Read the Memory Model Feature
  204. * Register 0 and check for VMSAv7 or PMSAv7 */
  205. asm("mrc p15, 0, %0, c0, c1, 4"
  206. : "=r" (mmfr0));
  207. if ((mmfr0 & 0x0000000f) >= 0x00000003 ||
  208. (mmfr0 & 0x000000f0) >= 0x00000030)
  209. cpu_arch = CPU_ARCH_ARMv7;
  210. else if ((mmfr0 & 0x0000000f) == 0x00000002 ||
  211. (mmfr0 & 0x000000f0) == 0x00000020)
  212. cpu_arch = CPU_ARCH_ARMv6;
  213. else
  214. cpu_arch = CPU_ARCH_UNKNOWN;
  215. } else
  216. cpu_arch = CPU_ARCH_UNKNOWN;
  217. return cpu_arch;
  218. }
  219. int __pure cpu_architecture(void)
  220. {
  221. BUG_ON(__cpu_architecture == CPU_ARCH_UNKNOWN);
  222. return __cpu_architecture;
  223. }
  224. static int cpu_has_aliasing_icache(unsigned int arch)
  225. {
  226. int aliasing_icache;
  227. unsigned int id_reg, num_sets, line_size;
  228. /* PIPT caches never alias. */
  229. if (icache_is_pipt())
  230. return 0;
  231. /* arch specifies the register format */
  232. switch (arch) {
  233. case CPU_ARCH_ARMv7:
  234. asm("mcr p15, 2, %0, c0, c0, 0 @ set CSSELR"
  235. : /* No output operands */
  236. : "r" (1));
  237. isb();
  238. asm("mrc p15, 1, %0, c0, c0, 0 @ read CCSIDR"
  239. : "=r" (id_reg));
  240. line_size = 4 << ((id_reg & 0x7) + 2);
  241. num_sets = ((id_reg >> 13) & 0x7fff) + 1;
  242. aliasing_icache = (line_size * num_sets) > PAGE_SIZE;
  243. break;
  244. case CPU_ARCH_ARMv6:
  245. aliasing_icache = read_cpuid_cachetype() & (1 << 11);
  246. break;
  247. default:
  248. /* I-cache aliases will be handled by D-cache aliasing code */
  249. aliasing_icache = 0;
  250. }
  251. return aliasing_icache;
  252. }
  253. static void __init cacheid_init(void)
  254. {
  255. unsigned int cachetype = read_cpuid_cachetype();
  256. unsigned int arch = cpu_architecture();
  257. if (arch >= CPU_ARCH_ARMv6) {
  258. if ((cachetype & (7 << 29)) == 4 << 29) {
  259. /* ARMv7 register format */
  260. arch = CPU_ARCH_ARMv7;
  261. cacheid = CACHEID_VIPT_NONALIASING;
  262. switch (cachetype & (3 << 14)) {
  263. case (1 << 14):
  264. cacheid |= CACHEID_ASID_TAGGED;
  265. break;
  266. case (3 << 14):
  267. cacheid |= CACHEID_PIPT;
  268. break;
  269. }
  270. } else {
  271. arch = CPU_ARCH_ARMv6;
  272. if (cachetype & (1 << 23))
  273. cacheid = CACHEID_VIPT_ALIASING;
  274. else
  275. cacheid = CACHEID_VIPT_NONALIASING;
  276. }
  277. if (cpu_has_aliasing_icache(arch))
  278. cacheid |= CACHEID_VIPT_I_ALIASING;
  279. } else {
  280. cacheid = CACHEID_VIVT;
  281. }
  282. printk("CPU: %s data cache, %s instruction cache\n",
  283. cache_is_vivt() ? "VIVT" :
  284. cache_is_vipt_aliasing() ? "VIPT aliasing" :
  285. cache_is_vipt_nonaliasing() ? "PIPT / VIPT nonaliasing" : "unknown",
  286. cache_is_vivt() ? "VIVT" :
  287. icache_is_vivt_asid_tagged() ? "VIVT ASID tagged" :
  288. icache_is_vipt_aliasing() ? "VIPT aliasing" :
  289. icache_is_pipt() ? "PIPT" :
  290. cache_is_vipt_nonaliasing() ? "VIPT nonaliasing" : "unknown");
  291. }
  292. /*
  293. * These functions re-use the assembly code in head.S, which
  294. * already provide the required functionality.
  295. */
  296. extern struct proc_info_list *lookup_processor_type(unsigned int);
  297. void __init early_print(const char *str, ...)
  298. {
  299. extern void printascii(const char *);
  300. char buf[256];
  301. va_list ap;
  302. va_start(ap, str);
  303. vsnprintf(buf, sizeof(buf), str, ap);
  304. va_end(ap);
  305. #ifdef CONFIG_DEBUG_LL
  306. printascii(buf);
  307. #endif
  308. printk("%s", buf);
  309. }
  310. static void __init feat_v6_fixup(void)
  311. {
  312. int id = read_cpuid_id();
  313. if ((id & 0xff0f0000) != 0x41070000)
  314. return;
  315. /*
  316. * HWCAP_TLS is available only on 1136 r1p0 and later,
  317. * see also kuser_get_tls_init.
  318. */
  319. if ((((id >> 4) & 0xfff) == 0xb36) && (((id >> 20) & 3) == 0))
  320. elf_hwcap &= ~HWCAP_TLS;
  321. }
  322. /*
  323. * cpu_init - initialise one CPU.
  324. *
  325. * cpu_init sets up the per-CPU stacks.
  326. */
  327. void cpu_init(void)
  328. {
  329. unsigned int cpu = smp_processor_id();
  330. struct stack *stk = &stacks[cpu];
  331. if (cpu >= NR_CPUS) {
  332. printk(KERN_CRIT "CPU%u: bad primary CPU number\n", cpu);
  333. BUG();
  334. }
  335. /*
  336. * This only works on resume and secondary cores. For booting on the
  337. * boot cpu, smp_prepare_boot_cpu is called after percpu area setup.
  338. */
  339. set_my_cpu_offset(per_cpu_offset(cpu));
  340. cpu_proc_init();
  341. /*
  342. * Define the placement constraint for the inline asm directive below.
  343. * In Thumb-2, msr with an immediate value is not allowed.
  344. */
  345. #ifdef CONFIG_THUMB2_KERNEL
  346. #define PLC "r"
  347. #else
  348. #define PLC "I"
  349. #endif
  350. /*
  351. * setup stacks for re-entrant exception handlers
  352. */
  353. __asm__ (
  354. "msr cpsr_c, %1\n\t"
  355. "add r14, %0, %2\n\t"
  356. "mov sp, r14\n\t"
  357. "msr cpsr_c, %3\n\t"
  358. "add r14, %0, %4\n\t"
  359. "mov sp, r14\n\t"
  360. "msr cpsr_c, %5\n\t"
  361. "add r14, %0, %6\n\t"
  362. "mov sp, r14\n\t"
  363. "msr cpsr_c, %7"
  364. :
  365. : "r" (stk),
  366. PLC (PSR_F_BIT | PSR_I_BIT | IRQ_MODE),
  367. "I" (offsetof(struct stack, irq[0])),
  368. PLC (PSR_F_BIT | PSR_I_BIT | ABT_MODE),
  369. "I" (offsetof(struct stack, abt[0])),
  370. PLC (PSR_F_BIT | PSR_I_BIT | UND_MODE),
  371. "I" (offsetof(struct stack, und[0])),
  372. PLC (PSR_F_BIT | PSR_I_BIT | SVC_MODE)
  373. : "r14");
  374. }
  375. int __cpu_logical_map[NR_CPUS];
  376. void __init smp_setup_processor_id(void)
  377. {
  378. int i;
  379. u32 mpidr = is_smp() ? read_cpuid_mpidr() & MPIDR_HWID_BITMASK : 0;
  380. u32 cpu = MPIDR_AFFINITY_LEVEL(mpidr, 0);
  381. cpu_logical_map(0) = cpu;
  382. for (i = 1; i < nr_cpu_ids; ++i)
  383. cpu_logical_map(i) = i == cpu ? 0 : i;
  384. printk(KERN_INFO "Booting Linux on physical CPU 0x%x\n", mpidr);
  385. }
  386. static void __init setup_processor(void)
  387. {
  388. struct proc_info_list *list;
  389. /*
  390. * locate processor in the list of supported processor
  391. * types. The linker builds this table for us from the
  392. * entries in arch/arm/mm/proc-*.S
  393. */
  394. list = lookup_processor_type(read_cpuid_id());
  395. if (!list) {
  396. printk("CPU configuration botched (ID %08x), unable "
  397. "to continue.\n", read_cpuid_id());
  398. while (1);
  399. }
  400. cpu_name = list->cpu_name;
  401. __cpu_architecture = __get_cpu_architecture();
  402. #ifdef MULTI_CPU
  403. processor = *list->proc;
  404. #endif
  405. #ifdef MULTI_TLB
  406. cpu_tlb = *list->tlb;
  407. #endif
  408. #ifdef MULTI_USER
  409. cpu_user = *list->user;
  410. #endif
  411. #ifdef MULTI_CACHE
  412. cpu_cache = *list->cache;
  413. #endif
  414. printk("CPU: %s [%08x] revision %d (ARMv%s), cr=%08lx\n",
  415. cpu_name, read_cpuid_id(), read_cpuid_id() & 15,
  416. proc_arch[cpu_architecture()], cr_alignment);
  417. snprintf(init_utsname()->machine, __NEW_UTS_LEN + 1, "%s%c",
  418. list->arch_name, ENDIANNESS);
  419. snprintf(elf_platform, ELF_PLATFORM_SIZE, "%s%c",
  420. list->elf_name, ENDIANNESS);
  421. elf_hwcap = list->elf_hwcap;
  422. #ifndef CONFIG_ARM_THUMB
  423. elf_hwcap &= ~HWCAP_THUMB;
  424. #endif
  425. feat_v6_fixup();
  426. cacheid_init();
  427. cpu_init();
  428. }
  429. void __init dump_machine_table(void)
  430. {
  431. struct machine_desc *p;
  432. early_print("Available machine support:\n\nID (hex)\tNAME\n");
  433. for_each_machine_desc(p)
  434. early_print("%08x\t%s\n", p->nr, p->name);
  435. early_print("\nPlease check your kernel config and/or bootloader.\n");
  436. while (true)
  437. /* can't use cpu_relax() here as it may require MMU setup */;
  438. }
  439. int __init arm_add_memory(phys_addr_t start, phys_addr_t size)
  440. {
  441. struct membank *bank = &meminfo.bank[meminfo.nr_banks];
  442. if (meminfo.nr_banks >= NR_BANKS) {
  443. printk(KERN_CRIT "NR_BANKS too low, "
  444. "ignoring memory at 0x%08llx\n", (long long)start);
  445. return -EINVAL;
  446. }
  447. /*
  448. * Ensure that start/size are aligned to a page boundary.
  449. * Size is appropriately rounded down, start is rounded up.
  450. */
  451. size -= start & ~PAGE_MASK;
  452. bank->start = PAGE_ALIGN(start);
  453. #ifndef CONFIG_LPAE
  454. if (bank->start + size < bank->start) {
  455. printk(KERN_CRIT "Truncating memory at 0x%08llx to fit in "
  456. "32-bit physical address space\n", (long long)start);
  457. /*
  458. * To ensure bank->start + bank->size is representable in
  459. * 32 bits, we use ULONG_MAX as the upper limit rather than 4GB.
  460. * This means we lose a page after masking.
  461. */
  462. size = ULONG_MAX - bank->start;
  463. }
  464. #endif
  465. bank->size = size & ~(phys_addr_t)(PAGE_SIZE - 1);
  466. /*
  467. * Check whether this memory region has non-zero size or
  468. * invalid node number.
  469. */
  470. if (bank->size == 0)
  471. return -EINVAL;
  472. meminfo.nr_banks++;
  473. return 0;
  474. }
  475. /*
  476. * Pick out the memory size. We look for mem=size@start,
  477. * where start and size are "size[KkMm]"
  478. */
  479. static int __init early_mem(char *p)
  480. {
  481. static int usermem __initdata = 0;
  482. phys_addr_t size;
  483. phys_addr_t start;
  484. char *endp;
  485. /*
  486. * If the user specifies memory size, we
  487. * blow away any automatically generated
  488. * size.
  489. */
  490. if (usermem == 0) {
  491. usermem = 1;
  492. meminfo.nr_banks = 0;
  493. }
  494. start = PHYS_OFFSET;
  495. size = memparse(p, &endp);
  496. if (*endp == '@')
  497. start = memparse(endp + 1, NULL);
  498. arm_add_memory(start, size);
  499. return 0;
  500. }
  501. early_param("mem", early_mem);
  502. static void __init request_standard_resources(struct machine_desc *mdesc)
  503. {
  504. struct memblock_region *region;
  505. struct resource *res;
  506. kernel_code.start = virt_to_phys(_text);
  507. kernel_code.end = virt_to_phys(_etext - 1);
  508. kernel_data.start = virt_to_phys(_sdata);
  509. kernel_data.end = virt_to_phys(_end - 1);
  510. for_each_memblock(memory, region) {
  511. res = alloc_bootmem_low(sizeof(*res));
  512. res->name = "System RAM";
  513. res->start = __pfn_to_phys(memblock_region_memory_base_pfn(region));
  514. res->end = __pfn_to_phys(memblock_region_memory_end_pfn(region)) - 1;
  515. res->flags = IORESOURCE_MEM | IORESOURCE_BUSY;
  516. request_resource(&iomem_resource, res);
  517. if (kernel_code.start >= res->start &&
  518. kernel_code.end <= res->end)
  519. request_resource(res, &kernel_code);
  520. if (kernel_data.start >= res->start &&
  521. kernel_data.end <= res->end)
  522. request_resource(res, &kernel_data);
  523. }
  524. if (mdesc->video_start) {
  525. video_ram.start = mdesc->video_start;
  526. video_ram.end = mdesc->video_end;
  527. request_resource(&iomem_resource, &video_ram);
  528. }
  529. /*
  530. * Some machines don't have the possibility of ever
  531. * possessing lp0, lp1 or lp2
  532. */
  533. if (mdesc->reserve_lp0)
  534. request_resource(&ioport_resource, &lp0);
  535. if (mdesc->reserve_lp1)
  536. request_resource(&ioport_resource, &lp1);
  537. if (mdesc->reserve_lp2)
  538. request_resource(&ioport_resource, &lp2);
  539. }
  540. #if defined(CONFIG_VGA_CONSOLE) || defined(CONFIG_DUMMY_CONSOLE)
  541. struct screen_info screen_info = {
  542. .orig_video_lines = 30,
  543. .orig_video_cols = 80,
  544. .orig_video_mode = 0,
  545. .orig_video_ega_bx = 0,
  546. .orig_video_isVGA = 1,
  547. .orig_video_points = 8
  548. };
  549. #endif
  550. static int __init customize_machine(void)
  551. {
  552. /* customizes platform devices, or adds new ones */
  553. if (machine_desc->init_machine)
  554. machine_desc->init_machine();
  555. return 0;
  556. }
  557. arch_initcall(customize_machine);
  558. static int __init init_machine_late(void)
  559. {
  560. if (machine_desc->init_late)
  561. machine_desc->init_late();
  562. return 0;
  563. }
  564. late_initcall(init_machine_late);
  565. #ifdef CONFIG_KEXEC
  566. static inline unsigned long long get_total_mem(void)
  567. {
  568. unsigned long total;
  569. total = max_low_pfn - min_low_pfn;
  570. return total << PAGE_SHIFT;
  571. }
  572. /**
  573. * reserve_crashkernel() - reserves memory are for crash kernel
  574. *
  575. * This function reserves memory area given in "crashkernel=" kernel command
  576. * line parameter. The memory reserved is used by a dump capture kernel when
  577. * primary kernel is crashing.
  578. */
  579. static void __init reserve_crashkernel(void)
  580. {
  581. unsigned long long crash_size, crash_base;
  582. unsigned long long total_mem;
  583. int ret;
  584. total_mem = get_total_mem();
  585. ret = parse_crashkernel(boot_command_line, total_mem,
  586. &crash_size, &crash_base);
  587. if (ret)
  588. return;
  589. ret = reserve_bootmem(crash_base, crash_size, BOOTMEM_EXCLUSIVE);
  590. if (ret < 0) {
  591. printk(KERN_WARNING "crashkernel reservation failed - "
  592. "memory is in use (0x%lx)\n", (unsigned long)crash_base);
  593. return;
  594. }
  595. printk(KERN_INFO "Reserving %ldMB of memory at %ldMB "
  596. "for crashkernel (System RAM: %ldMB)\n",
  597. (unsigned long)(crash_size >> 20),
  598. (unsigned long)(crash_base >> 20),
  599. (unsigned long)(total_mem >> 20));
  600. crashk_res.start = crash_base;
  601. crashk_res.end = crash_base + crash_size - 1;
  602. insert_resource(&iomem_resource, &crashk_res);
  603. }
  604. #else
  605. static inline void reserve_crashkernel(void) {}
  606. #endif /* CONFIG_KEXEC */
  607. static int __init meminfo_cmp(const void *_a, const void *_b)
  608. {
  609. const struct membank *a = _a, *b = _b;
  610. long cmp = bank_pfn_start(a) - bank_pfn_start(b);
  611. return cmp < 0 ? -1 : cmp > 0 ? 1 : 0;
  612. }
  613. void __init hyp_mode_check(void)
  614. {
  615. #ifdef CONFIG_ARM_VIRT_EXT
  616. if (is_hyp_mode_available()) {
  617. pr_info("CPU: All CPU(s) started in HYP mode.\n");
  618. pr_info("CPU: Virtualization extensions available.\n");
  619. } else if (is_hyp_mode_mismatched()) {
  620. pr_warn("CPU: WARNING: CPU(s) started in wrong/inconsistent modes (primary CPU mode 0x%x)\n",
  621. __boot_cpu_mode & MODE_MASK);
  622. pr_warn("CPU: This may indicate a broken bootloader or firmware.\n");
  623. } else
  624. pr_info("CPU: All CPU(s) started in SVC mode.\n");
  625. #endif
  626. }
  627. void __init setup_arch(char **cmdline_p)
  628. {
  629. struct machine_desc *mdesc;
  630. setup_processor();
  631. mdesc = setup_machine_fdt(__atags_pointer);
  632. if (!mdesc)
  633. mdesc = setup_machine_tags(__atags_pointer, __machine_arch_type);
  634. machine_desc = mdesc;
  635. machine_name = mdesc->name;
  636. setup_dma_zone(mdesc);
  637. if (mdesc->restart_mode)
  638. reboot_setup(&mdesc->restart_mode);
  639. init_mm.start_code = (unsigned long) _text;
  640. init_mm.end_code = (unsigned long) _etext;
  641. init_mm.end_data = (unsigned long) _edata;
  642. init_mm.brk = (unsigned long) _end;
  643. /* populate cmd_line too for later use, preserving boot_command_line */
  644. strlcpy(cmd_line, boot_command_line, COMMAND_LINE_SIZE);
  645. *cmdline_p = cmd_line;
  646. parse_early_param();
  647. sort(&meminfo.bank, meminfo.nr_banks, sizeof(meminfo.bank[0]), meminfo_cmp, NULL);
  648. sanity_check_meminfo();
  649. arm_memblock_init(&meminfo, mdesc);
  650. paging_init(mdesc);
  651. request_standard_resources(mdesc);
  652. if (mdesc->restart)
  653. arm_pm_restart = mdesc->restart;
  654. unflatten_device_tree();
  655. arm_dt_init_cpu_maps();
  656. #ifdef CONFIG_SMP
  657. if (is_smp()) {
  658. smp_set_ops(mdesc->smp);
  659. smp_init_cpus();
  660. }
  661. #endif
  662. if (!is_smp())
  663. hyp_mode_check();
  664. reserve_crashkernel();
  665. tcm_init();
  666. #ifdef CONFIG_MULTI_IRQ_HANDLER
  667. handle_arch_irq = mdesc->handle_irq;
  668. #endif
  669. #ifdef CONFIG_VT
  670. #if defined(CONFIG_VGA_CONSOLE)
  671. conswitchp = &vga_con;
  672. #elif defined(CONFIG_DUMMY_CONSOLE)
  673. conswitchp = &dummy_con;
  674. #endif
  675. #endif
  676. if (mdesc->init_early)
  677. mdesc->init_early();
  678. }
  679. static int __init topology_init(void)
  680. {
  681. int cpu;
  682. for_each_possible_cpu(cpu) {
  683. struct cpuinfo_arm *cpuinfo = &per_cpu(cpu_data, cpu);
  684. cpuinfo->cpu.hotpluggable = 1;
  685. register_cpu(&cpuinfo->cpu, cpu);
  686. }
  687. return 0;
  688. }
  689. subsys_initcall(topology_init);
  690. #ifdef CONFIG_HAVE_PROC_CPU
  691. static int __init proc_cpu_init(void)
  692. {
  693. struct proc_dir_entry *res;
  694. res = proc_mkdir("cpu", NULL);
  695. if (!res)
  696. return -ENOMEM;
  697. return 0;
  698. }
  699. fs_initcall(proc_cpu_init);
  700. #endif
  701. static const char *hwcap_str[] = {
  702. "swp",
  703. "half",
  704. "thumb",
  705. "26bit",
  706. "fastmult",
  707. "fpa",
  708. "vfp",
  709. "edsp",
  710. "java",
  711. "iwmmxt",
  712. "crunch",
  713. "thumbee",
  714. "neon",
  715. "vfpv3",
  716. "vfpv3d16",
  717. "tls",
  718. "vfpv4",
  719. "idiva",
  720. "idivt",
  721. NULL
  722. };
  723. static int c_show(struct seq_file *m, void *v)
  724. {
  725. int i, j;
  726. u32 cpuid;
  727. for_each_online_cpu(i) {
  728. /*
  729. * glibc reads /proc/cpuinfo to determine the number of
  730. * online processors, looking for lines beginning with
  731. * "processor". Give glibc what it expects.
  732. */
  733. seq_printf(m, "processor\t: %d\n", i);
  734. cpuid = is_smp() ? per_cpu(cpu_data, i).cpuid : read_cpuid_id();
  735. seq_printf(m, "model name\t: %s rev %d (%s)\n",
  736. cpu_name, cpuid & 15, elf_platform);
  737. #if defined(CONFIG_SMP)
  738. seq_printf(m, "BogoMIPS\t: %lu.%02lu\n",
  739. per_cpu(cpu_data, i).loops_per_jiffy / (500000UL/HZ),
  740. (per_cpu(cpu_data, i).loops_per_jiffy / (5000UL/HZ)) % 100);
  741. #else
  742. seq_printf(m, "BogoMIPS\t: %lu.%02lu\n",
  743. loops_per_jiffy / (500000/HZ),
  744. (loops_per_jiffy / (5000/HZ)) % 100);
  745. #endif
  746. /* dump out the processor features */
  747. seq_puts(m, "Features\t: ");
  748. for (j = 0; hwcap_str[j]; j++)
  749. if (elf_hwcap & (1 << j))
  750. seq_printf(m, "%s ", hwcap_str[j]);
  751. seq_printf(m, "\nCPU implementer\t: 0x%02x\n", cpuid >> 24);
  752. seq_printf(m, "CPU architecture: %s\n",
  753. proc_arch[cpu_architecture()]);
  754. if ((cpuid & 0x0008f000) == 0x00000000) {
  755. /* pre-ARM7 */
  756. seq_printf(m, "CPU part\t: %07x\n", cpuid >> 4);
  757. } else {
  758. if ((cpuid & 0x0008f000) == 0x00007000) {
  759. /* ARM7 */
  760. seq_printf(m, "CPU variant\t: 0x%02x\n",
  761. (cpuid >> 16) & 127);
  762. } else {
  763. /* post-ARM7 */
  764. seq_printf(m, "CPU variant\t: 0x%x\n",
  765. (cpuid >> 20) & 15);
  766. }
  767. seq_printf(m, "CPU part\t: 0x%03x\n",
  768. (cpuid >> 4) & 0xfff);
  769. }
  770. seq_printf(m, "CPU revision\t: %d\n\n", cpuid & 15);
  771. }
  772. seq_printf(m, "Hardware\t: %s\n", machine_name);
  773. seq_printf(m, "Revision\t: %04x\n", system_rev);
  774. seq_printf(m, "Serial\t\t: %08x%08x\n",
  775. system_serial_high, system_serial_low);
  776. return 0;
  777. }
  778. static void *c_start(struct seq_file *m, loff_t *pos)
  779. {
  780. return *pos < 1 ? (void *)1 : NULL;
  781. }
  782. static void *c_next(struct seq_file *m, void *v, loff_t *pos)
  783. {
  784. ++*pos;
  785. return NULL;
  786. }
  787. static void c_stop(struct seq_file *m, void *v)
  788. {
  789. }
  790. const struct seq_operations cpuinfo_op = {
  791. .start = c_start,
  792. .next = c_next,
  793. .stop = c_stop,
  794. .show = c_show
  795. };