perf_event.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632
  1. #undef DEBUG
  2. /*
  3. * ARM performance counter support.
  4. *
  5. * Copyright (C) 2009 picoChip Designs, Ltd., Jamie Iles
  6. * Copyright (C) 2010 ARM Ltd., Will Deacon <will.deacon@arm.com>
  7. *
  8. * This code is based on the sparc64 perf event code, which is in turn based
  9. * on the x86 code. Callchain code is based on the ARM OProfile backtrace
  10. * code.
  11. */
  12. #define pr_fmt(fmt) "hw perfevents: " fmt
  13. #include <linux/kernel.h>
  14. #include <linux/platform_device.h>
  15. #include <linux/pm_runtime.h>
  16. #include <linux/uaccess.h>
  17. #include <asm/irq_regs.h>
  18. #include <asm/pmu.h>
  19. #include <asm/stacktrace.h>
  20. static int
  21. armpmu_map_cache_event(const unsigned (*cache_map)
  22. [PERF_COUNT_HW_CACHE_MAX]
  23. [PERF_COUNT_HW_CACHE_OP_MAX]
  24. [PERF_COUNT_HW_CACHE_RESULT_MAX],
  25. u64 config)
  26. {
  27. unsigned int cache_type, cache_op, cache_result, ret;
  28. cache_type = (config >> 0) & 0xff;
  29. if (cache_type >= PERF_COUNT_HW_CACHE_MAX)
  30. return -EINVAL;
  31. cache_op = (config >> 8) & 0xff;
  32. if (cache_op >= PERF_COUNT_HW_CACHE_OP_MAX)
  33. return -EINVAL;
  34. cache_result = (config >> 16) & 0xff;
  35. if (cache_result >= PERF_COUNT_HW_CACHE_RESULT_MAX)
  36. return -EINVAL;
  37. ret = (int)(*cache_map)[cache_type][cache_op][cache_result];
  38. if (ret == CACHE_OP_UNSUPPORTED)
  39. return -ENOENT;
  40. return ret;
  41. }
  42. static int
  43. armpmu_map_hw_event(const unsigned (*event_map)[PERF_COUNT_HW_MAX], u64 config)
  44. {
  45. int mapping = (*event_map)[config];
  46. return mapping == HW_OP_UNSUPPORTED ? -ENOENT : mapping;
  47. }
  48. static int
  49. armpmu_map_raw_event(u32 raw_event_mask, u64 config)
  50. {
  51. return (int)(config & raw_event_mask);
  52. }
  53. int
  54. armpmu_map_event(struct perf_event *event,
  55. const unsigned (*event_map)[PERF_COUNT_HW_MAX],
  56. const unsigned (*cache_map)
  57. [PERF_COUNT_HW_CACHE_MAX]
  58. [PERF_COUNT_HW_CACHE_OP_MAX]
  59. [PERF_COUNT_HW_CACHE_RESULT_MAX],
  60. u32 raw_event_mask)
  61. {
  62. u64 config = event->attr.config;
  63. switch (event->attr.type) {
  64. case PERF_TYPE_HARDWARE:
  65. return armpmu_map_hw_event(event_map, config);
  66. case PERF_TYPE_HW_CACHE:
  67. return armpmu_map_cache_event(cache_map, config);
  68. case PERF_TYPE_RAW:
  69. return armpmu_map_raw_event(raw_event_mask, config);
  70. }
  71. return -ENOENT;
  72. }
  73. int armpmu_event_set_period(struct perf_event *event)
  74. {
  75. struct arm_pmu *armpmu = to_arm_pmu(event->pmu);
  76. struct hw_perf_event *hwc = &event->hw;
  77. s64 left = local64_read(&hwc->period_left);
  78. s64 period = hwc->sample_period;
  79. int ret = 0;
  80. /* The period may have been changed by PERF_EVENT_IOC_PERIOD */
  81. if (unlikely(period != hwc->last_period))
  82. left = period - (hwc->last_period - left);
  83. if (unlikely(left <= -period)) {
  84. left = period;
  85. local64_set(&hwc->period_left, left);
  86. hwc->last_period = period;
  87. ret = 1;
  88. }
  89. if (unlikely(left <= 0)) {
  90. left += period;
  91. local64_set(&hwc->period_left, left);
  92. hwc->last_period = period;
  93. ret = 1;
  94. }
  95. if (left > (s64)armpmu->max_period)
  96. left = armpmu->max_period;
  97. local64_set(&hwc->prev_count, (u64)-left);
  98. armpmu->write_counter(event, (u64)(-left) & 0xffffffff);
  99. perf_event_update_userpage(event);
  100. return ret;
  101. }
  102. u64 armpmu_event_update(struct perf_event *event)
  103. {
  104. struct arm_pmu *armpmu = to_arm_pmu(event->pmu);
  105. struct hw_perf_event *hwc = &event->hw;
  106. u64 delta, prev_raw_count, new_raw_count;
  107. again:
  108. prev_raw_count = local64_read(&hwc->prev_count);
  109. new_raw_count = armpmu->read_counter(event);
  110. if (local64_cmpxchg(&hwc->prev_count, prev_raw_count,
  111. new_raw_count) != prev_raw_count)
  112. goto again;
  113. delta = (new_raw_count - prev_raw_count) & armpmu->max_period;
  114. local64_add(delta, &event->count);
  115. local64_sub(delta, &hwc->period_left);
  116. return new_raw_count;
  117. }
  118. static void
  119. armpmu_read(struct perf_event *event)
  120. {
  121. armpmu_event_update(event);
  122. }
  123. static void
  124. armpmu_stop(struct perf_event *event, int flags)
  125. {
  126. struct arm_pmu *armpmu = to_arm_pmu(event->pmu);
  127. struct hw_perf_event *hwc = &event->hw;
  128. /*
  129. * ARM pmu always has to update the counter, so ignore
  130. * PERF_EF_UPDATE, see comments in armpmu_start().
  131. */
  132. if (!(hwc->state & PERF_HES_STOPPED)) {
  133. armpmu->disable(event);
  134. armpmu_event_update(event);
  135. hwc->state |= PERF_HES_STOPPED | PERF_HES_UPTODATE;
  136. }
  137. }
  138. static void armpmu_start(struct perf_event *event, int flags)
  139. {
  140. struct arm_pmu *armpmu = to_arm_pmu(event->pmu);
  141. struct hw_perf_event *hwc = &event->hw;
  142. /*
  143. * ARM pmu always has to reprogram the period, so ignore
  144. * PERF_EF_RELOAD, see the comment below.
  145. */
  146. if (flags & PERF_EF_RELOAD)
  147. WARN_ON_ONCE(!(hwc->state & PERF_HES_UPTODATE));
  148. hwc->state = 0;
  149. /*
  150. * Set the period again. Some counters can't be stopped, so when we
  151. * were stopped we simply disabled the IRQ source and the counter
  152. * may have been left counting. If we don't do this step then we may
  153. * get an interrupt too soon or *way* too late if the overflow has
  154. * happened since disabling.
  155. */
  156. armpmu_event_set_period(event);
  157. armpmu->enable(event);
  158. }
  159. static void
  160. armpmu_del(struct perf_event *event, int flags)
  161. {
  162. struct arm_pmu *armpmu = to_arm_pmu(event->pmu);
  163. struct pmu_hw_events *hw_events = armpmu->get_hw_events();
  164. struct hw_perf_event *hwc = &event->hw;
  165. int idx = hwc->idx;
  166. armpmu_stop(event, PERF_EF_UPDATE);
  167. hw_events->events[idx] = NULL;
  168. clear_bit(idx, hw_events->used_mask);
  169. perf_event_update_userpage(event);
  170. }
  171. static int
  172. armpmu_add(struct perf_event *event, int flags)
  173. {
  174. struct arm_pmu *armpmu = to_arm_pmu(event->pmu);
  175. struct pmu_hw_events *hw_events = armpmu->get_hw_events();
  176. struct hw_perf_event *hwc = &event->hw;
  177. int idx;
  178. int err = 0;
  179. perf_pmu_disable(event->pmu);
  180. /* If we don't have a space for the counter then finish early. */
  181. idx = armpmu->get_event_idx(hw_events, event);
  182. if (idx < 0) {
  183. err = idx;
  184. goto out;
  185. }
  186. /*
  187. * If there is an event in the counter we are going to use then make
  188. * sure it is disabled.
  189. */
  190. event->hw.idx = idx;
  191. armpmu->disable(event);
  192. hw_events->events[idx] = event;
  193. hwc->state = PERF_HES_STOPPED | PERF_HES_UPTODATE;
  194. if (flags & PERF_EF_START)
  195. armpmu_start(event, PERF_EF_RELOAD);
  196. /* Propagate our changes to the userspace mapping. */
  197. perf_event_update_userpage(event);
  198. out:
  199. perf_pmu_enable(event->pmu);
  200. return err;
  201. }
  202. static int
  203. validate_event(struct pmu_hw_events *hw_events,
  204. struct perf_event *event)
  205. {
  206. struct arm_pmu *armpmu = to_arm_pmu(event->pmu);
  207. struct pmu *leader_pmu = event->group_leader->pmu;
  208. if (event->pmu != leader_pmu || event->state <= PERF_EVENT_STATE_OFF)
  209. return 1;
  210. return armpmu->get_event_idx(hw_events, event) >= 0;
  211. }
  212. static int
  213. validate_group(struct perf_event *event)
  214. {
  215. struct perf_event *sibling, *leader = event->group_leader;
  216. struct pmu_hw_events fake_pmu;
  217. DECLARE_BITMAP(fake_used_mask, ARMPMU_MAX_HWEVENTS);
  218. /*
  219. * Initialise the fake PMU. We only need to populate the
  220. * used_mask for the purposes of validation.
  221. */
  222. memset(fake_used_mask, 0, sizeof(fake_used_mask));
  223. fake_pmu.used_mask = fake_used_mask;
  224. if (!validate_event(&fake_pmu, leader))
  225. return -EINVAL;
  226. list_for_each_entry(sibling, &leader->sibling_list, group_entry) {
  227. if (!validate_event(&fake_pmu, sibling))
  228. return -EINVAL;
  229. }
  230. if (!validate_event(&fake_pmu, event))
  231. return -EINVAL;
  232. return 0;
  233. }
  234. static irqreturn_t armpmu_dispatch_irq(int irq, void *dev)
  235. {
  236. struct arm_pmu *armpmu = (struct arm_pmu *) dev;
  237. struct platform_device *plat_device = armpmu->plat_device;
  238. struct arm_pmu_platdata *plat = dev_get_platdata(&plat_device->dev);
  239. if (plat && plat->handle_irq)
  240. return plat->handle_irq(irq, dev, armpmu->handle_irq);
  241. else
  242. return armpmu->handle_irq(irq, dev);
  243. }
  244. static void
  245. armpmu_release_hardware(struct arm_pmu *armpmu)
  246. {
  247. armpmu->free_irq(armpmu);
  248. pm_runtime_put_sync(&armpmu->plat_device->dev);
  249. }
  250. static int
  251. armpmu_reserve_hardware(struct arm_pmu *armpmu)
  252. {
  253. int err;
  254. struct platform_device *pmu_device = armpmu->plat_device;
  255. if (!pmu_device)
  256. return -ENODEV;
  257. pm_runtime_get_sync(&pmu_device->dev);
  258. err = armpmu->request_irq(armpmu, armpmu_dispatch_irq);
  259. if (err) {
  260. armpmu_release_hardware(armpmu);
  261. return err;
  262. }
  263. return 0;
  264. }
  265. static void
  266. hw_perf_event_destroy(struct perf_event *event)
  267. {
  268. struct arm_pmu *armpmu = to_arm_pmu(event->pmu);
  269. atomic_t *active_events = &armpmu->active_events;
  270. struct mutex *pmu_reserve_mutex = &armpmu->reserve_mutex;
  271. if (atomic_dec_and_mutex_lock(active_events, pmu_reserve_mutex)) {
  272. armpmu_release_hardware(armpmu);
  273. mutex_unlock(pmu_reserve_mutex);
  274. }
  275. }
  276. static int
  277. event_requires_mode_exclusion(struct perf_event_attr *attr)
  278. {
  279. return attr->exclude_idle || attr->exclude_user ||
  280. attr->exclude_kernel || attr->exclude_hv;
  281. }
  282. static int
  283. __hw_perf_event_init(struct perf_event *event)
  284. {
  285. struct arm_pmu *armpmu = to_arm_pmu(event->pmu);
  286. struct hw_perf_event *hwc = &event->hw;
  287. int mapping;
  288. mapping = armpmu->map_event(event);
  289. if (mapping < 0) {
  290. pr_debug("event %x:%llx not supported\n", event->attr.type,
  291. event->attr.config);
  292. return mapping;
  293. }
  294. /*
  295. * We don't assign an index until we actually place the event onto
  296. * hardware. Use -1 to signify that we haven't decided where to put it
  297. * yet. For SMP systems, each core has it's own PMU so we can't do any
  298. * clever allocation or constraints checking at this point.
  299. */
  300. hwc->idx = -1;
  301. hwc->config_base = 0;
  302. hwc->config = 0;
  303. hwc->event_base = 0;
  304. /*
  305. * Check whether we need to exclude the counter from certain modes.
  306. */
  307. if ((!armpmu->set_event_filter ||
  308. armpmu->set_event_filter(hwc, &event->attr)) &&
  309. event_requires_mode_exclusion(&event->attr)) {
  310. pr_debug("ARM performance counters do not support "
  311. "mode exclusion\n");
  312. return -EOPNOTSUPP;
  313. }
  314. /*
  315. * Store the event encoding into the config_base field.
  316. */
  317. hwc->config_base |= (unsigned long)mapping;
  318. if (!hwc->sample_period) {
  319. /*
  320. * For non-sampling runs, limit the sample_period to half
  321. * of the counter width. That way, the new counter value
  322. * is far less likely to overtake the previous one unless
  323. * you have some serious IRQ latency issues.
  324. */
  325. hwc->sample_period = armpmu->max_period >> 1;
  326. hwc->last_period = hwc->sample_period;
  327. local64_set(&hwc->period_left, hwc->sample_period);
  328. }
  329. if (event->group_leader != event) {
  330. if (validate_group(event) != 0)
  331. return -EINVAL;
  332. }
  333. return 0;
  334. }
  335. static int armpmu_event_init(struct perf_event *event)
  336. {
  337. struct arm_pmu *armpmu = to_arm_pmu(event->pmu);
  338. int err = 0;
  339. atomic_t *active_events = &armpmu->active_events;
  340. /* does not support taken branch sampling */
  341. if (has_branch_stack(event))
  342. return -EOPNOTSUPP;
  343. if (armpmu->map_event(event) == -ENOENT)
  344. return -ENOENT;
  345. event->destroy = hw_perf_event_destroy;
  346. if (!atomic_inc_not_zero(active_events)) {
  347. mutex_lock(&armpmu->reserve_mutex);
  348. if (atomic_read(active_events) == 0)
  349. err = armpmu_reserve_hardware(armpmu);
  350. if (!err)
  351. atomic_inc(active_events);
  352. mutex_unlock(&armpmu->reserve_mutex);
  353. }
  354. if (err)
  355. return err;
  356. err = __hw_perf_event_init(event);
  357. if (err)
  358. hw_perf_event_destroy(event);
  359. return err;
  360. }
  361. static void armpmu_enable(struct pmu *pmu)
  362. {
  363. struct arm_pmu *armpmu = to_arm_pmu(pmu);
  364. struct pmu_hw_events *hw_events = armpmu->get_hw_events();
  365. int enabled = bitmap_weight(hw_events->used_mask, armpmu->num_events);
  366. if (enabled)
  367. armpmu->start(armpmu);
  368. }
  369. static void armpmu_disable(struct pmu *pmu)
  370. {
  371. struct arm_pmu *armpmu = to_arm_pmu(pmu);
  372. armpmu->stop(armpmu);
  373. }
  374. #ifdef CONFIG_PM_RUNTIME
  375. static int armpmu_runtime_resume(struct device *dev)
  376. {
  377. struct arm_pmu_platdata *plat = dev_get_platdata(dev);
  378. if (plat && plat->runtime_resume)
  379. return plat->runtime_resume(dev);
  380. return 0;
  381. }
  382. static int armpmu_runtime_suspend(struct device *dev)
  383. {
  384. struct arm_pmu_platdata *plat = dev_get_platdata(dev);
  385. if (plat && plat->runtime_suspend)
  386. return plat->runtime_suspend(dev);
  387. return 0;
  388. }
  389. #endif
  390. const struct dev_pm_ops armpmu_dev_pm_ops = {
  391. SET_RUNTIME_PM_OPS(armpmu_runtime_suspend, armpmu_runtime_resume, NULL)
  392. };
  393. static void armpmu_init(struct arm_pmu *armpmu)
  394. {
  395. atomic_set(&armpmu->active_events, 0);
  396. mutex_init(&armpmu->reserve_mutex);
  397. armpmu->pmu = (struct pmu) {
  398. .pmu_enable = armpmu_enable,
  399. .pmu_disable = armpmu_disable,
  400. .event_init = armpmu_event_init,
  401. .add = armpmu_add,
  402. .del = armpmu_del,
  403. .start = armpmu_start,
  404. .stop = armpmu_stop,
  405. .read = armpmu_read,
  406. };
  407. }
  408. int armpmu_register(struct arm_pmu *armpmu, int type)
  409. {
  410. armpmu_init(armpmu);
  411. pm_runtime_enable(&armpmu->plat_device->dev);
  412. pr_info("enabled with %s PMU driver, %d counters available\n",
  413. armpmu->name, armpmu->num_events);
  414. return perf_pmu_register(&armpmu->pmu, armpmu->name, type);
  415. }
  416. /*
  417. * Callchain handling code.
  418. */
  419. /*
  420. * The registers we're interested in are at the end of the variable
  421. * length saved register structure. The fp points at the end of this
  422. * structure so the address of this struct is:
  423. * (struct frame_tail *)(xxx->fp)-1
  424. *
  425. * This code has been adapted from the ARM OProfile support.
  426. */
  427. struct frame_tail {
  428. struct frame_tail __user *fp;
  429. unsigned long sp;
  430. unsigned long lr;
  431. } __attribute__((packed));
  432. /*
  433. * Get the return address for a single stackframe and return a pointer to the
  434. * next frame tail.
  435. */
  436. static struct frame_tail __user *
  437. user_backtrace(struct frame_tail __user *tail,
  438. struct perf_callchain_entry *entry)
  439. {
  440. struct frame_tail buftail;
  441. /* Also check accessibility of one struct frame_tail beyond */
  442. if (!access_ok(VERIFY_READ, tail, sizeof(buftail)))
  443. return NULL;
  444. if (__copy_from_user_inatomic(&buftail, tail, sizeof(buftail)))
  445. return NULL;
  446. perf_callchain_store(entry, buftail.lr);
  447. /*
  448. * Frame pointers should strictly progress back up the stack
  449. * (towards higher addresses).
  450. */
  451. if (tail + 1 >= buftail.fp)
  452. return NULL;
  453. return buftail.fp - 1;
  454. }
  455. void
  456. perf_callchain_user(struct perf_callchain_entry *entry, struct pt_regs *regs)
  457. {
  458. struct frame_tail __user *tail;
  459. if (perf_guest_cbs && perf_guest_cbs->is_in_guest()) {
  460. /* We don't support guest os callchain now */
  461. return;
  462. }
  463. tail = (struct frame_tail __user *)regs->ARM_fp - 1;
  464. while ((entry->nr < PERF_MAX_STACK_DEPTH) &&
  465. tail && !((unsigned long)tail & 0x3))
  466. tail = user_backtrace(tail, entry);
  467. }
  468. /*
  469. * Gets called by walk_stackframe() for every stackframe. This will be called
  470. * whist unwinding the stackframe and is like a subroutine return so we use
  471. * the PC.
  472. */
  473. static int
  474. callchain_trace(struct stackframe *fr,
  475. void *data)
  476. {
  477. struct perf_callchain_entry *entry = data;
  478. perf_callchain_store(entry, fr->pc);
  479. return 0;
  480. }
  481. void
  482. perf_callchain_kernel(struct perf_callchain_entry *entry, struct pt_regs *regs)
  483. {
  484. struct stackframe fr;
  485. if (perf_guest_cbs && perf_guest_cbs->is_in_guest()) {
  486. /* We don't support guest os callchain now */
  487. return;
  488. }
  489. fr.fp = regs->ARM_fp;
  490. fr.sp = regs->ARM_sp;
  491. fr.lr = regs->ARM_lr;
  492. fr.pc = regs->ARM_pc;
  493. walk_stackframe(&fr, callchain_trace, entry);
  494. }
  495. unsigned long perf_instruction_pointer(struct pt_regs *regs)
  496. {
  497. if (perf_guest_cbs && perf_guest_cbs->is_in_guest())
  498. return perf_guest_cbs->get_guest_ip();
  499. return instruction_pointer(regs);
  500. }
  501. unsigned long perf_misc_flags(struct pt_regs *regs)
  502. {
  503. int misc = 0;
  504. if (perf_guest_cbs && perf_guest_cbs->is_in_guest()) {
  505. if (perf_guest_cbs->is_user_mode())
  506. misc |= PERF_RECORD_MISC_GUEST_USER;
  507. else
  508. misc |= PERF_RECORD_MISC_GUEST_KERNEL;
  509. } else {
  510. if (user_mode(regs))
  511. misc |= PERF_RECORD_MISC_USER;
  512. else
  513. misc |= PERF_RECORD_MISC_KERNEL;
  514. }
  515. return misc;
  516. }