kvm.h 5.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180
  1. /*
  2. * Copyright (C) 2012 - Virtual Open Systems and Columbia University
  3. * Author: Christoffer Dall <c.dall@virtualopensystems.com>
  4. *
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License, version 2, as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful,
  10. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. * GNU General Public License for more details.
  13. *
  14. * You should have received a copy of the GNU General Public License
  15. * along with this program; if not, write to the Free Software
  16. * Foundation, 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301, USA.
  17. */
  18. #ifndef __ARM_KVM_H__
  19. #define __ARM_KVM_H__
  20. #include <linux/types.h>
  21. #include <asm/ptrace.h>
  22. #define __KVM_HAVE_GUEST_DEBUG
  23. #define __KVM_HAVE_IRQ_LINE
  24. #define KVM_REG_SIZE(id) \
  25. (1U << (((id) & KVM_REG_SIZE_MASK) >> KVM_REG_SIZE_SHIFT))
  26. /* Valid for svc_regs, abt_regs, und_regs, irq_regs in struct kvm_regs */
  27. #define KVM_ARM_SVC_sp svc_regs[0]
  28. #define KVM_ARM_SVC_lr svc_regs[1]
  29. #define KVM_ARM_SVC_spsr svc_regs[2]
  30. #define KVM_ARM_ABT_sp abt_regs[0]
  31. #define KVM_ARM_ABT_lr abt_regs[1]
  32. #define KVM_ARM_ABT_spsr abt_regs[2]
  33. #define KVM_ARM_UND_sp und_regs[0]
  34. #define KVM_ARM_UND_lr und_regs[1]
  35. #define KVM_ARM_UND_spsr und_regs[2]
  36. #define KVM_ARM_IRQ_sp irq_regs[0]
  37. #define KVM_ARM_IRQ_lr irq_regs[1]
  38. #define KVM_ARM_IRQ_spsr irq_regs[2]
  39. /* Valid only for fiq_regs in struct kvm_regs */
  40. #define KVM_ARM_FIQ_r8 fiq_regs[0]
  41. #define KVM_ARM_FIQ_r9 fiq_regs[1]
  42. #define KVM_ARM_FIQ_r10 fiq_regs[2]
  43. #define KVM_ARM_FIQ_fp fiq_regs[3]
  44. #define KVM_ARM_FIQ_ip fiq_regs[4]
  45. #define KVM_ARM_FIQ_sp fiq_regs[5]
  46. #define KVM_ARM_FIQ_lr fiq_regs[6]
  47. #define KVM_ARM_FIQ_spsr fiq_regs[7]
  48. struct kvm_regs {
  49. struct pt_regs usr_regs;/* R0_usr - R14_usr, PC, CPSR */
  50. __u32 svc_regs[3]; /* SP_svc, LR_svc, SPSR_svc */
  51. __u32 abt_regs[3]; /* SP_abt, LR_abt, SPSR_abt */
  52. __u32 und_regs[3]; /* SP_und, LR_und, SPSR_und */
  53. __u32 irq_regs[3]; /* SP_irq, LR_irq, SPSR_irq */
  54. __u32 fiq_regs[8]; /* R8_fiq - R14_fiq, SPSR_fiq */
  55. };
  56. /* Supported Processor Types */
  57. #define KVM_ARM_TARGET_CORTEX_A15 0
  58. #define KVM_ARM_NUM_TARGETS 1
  59. /* KVM_ARM_SET_DEVICE_ADDR ioctl id encoding */
  60. #define KVM_ARM_DEVICE_TYPE_SHIFT 0
  61. #define KVM_ARM_DEVICE_TYPE_MASK (0xffff << KVM_ARM_DEVICE_TYPE_SHIFT)
  62. #define KVM_ARM_DEVICE_ID_SHIFT 16
  63. #define KVM_ARM_DEVICE_ID_MASK (0xffff << KVM_ARM_DEVICE_ID_SHIFT)
  64. /* Supported device IDs */
  65. #define KVM_ARM_DEVICE_VGIC_V2 0
  66. /* Supported VGIC address types */
  67. #define KVM_VGIC_V2_ADDR_TYPE_DIST 0
  68. #define KVM_VGIC_V2_ADDR_TYPE_CPU 1
  69. #define KVM_VGIC_V2_DIST_SIZE 0x1000
  70. #define KVM_VGIC_V2_CPU_SIZE 0x2000
  71. #define KVM_ARM_VCPU_POWER_OFF 0 /* CPU is started in OFF state */
  72. struct kvm_vcpu_init {
  73. __u32 target;
  74. __u32 features[7];
  75. };
  76. struct kvm_sregs {
  77. };
  78. struct kvm_fpu {
  79. };
  80. struct kvm_guest_debug_arch {
  81. };
  82. struct kvm_debug_exit_arch {
  83. };
  84. struct kvm_sync_regs {
  85. };
  86. struct kvm_arch_memory_slot {
  87. };
  88. /* If you need to interpret the index values, here is the key: */
  89. #define KVM_REG_ARM_COPROC_MASK 0x000000000FFF0000
  90. #define KVM_REG_ARM_COPROC_SHIFT 16
  91. #define KVM_REG_ARM_32_OPC2_MASK 0x0000000000000007
  92. #define KVM_REG_ARM_32_OPC2_SHIFT 0
  93. #define KVM_REG_ARM_OPC1_MASK 0x0000000000000078
  94. #define KVM_REG_ARM_OPC1_SHIFT 3
  95. #define KVM_REG_ARM_CRM_MASK 0x0000000000000780
  96. #define KVM_REG_ARM_CRM_SHIFT 7
  97. #define KVM_REG_ARM_32_CRN_MASK 0x0000000000007800
  98. #define KVM_REG_ARM_32_CRN_SHIFT 11
  99. /* Normal registers are mapped as coprocessor 16. */
  100. #define KVM_REG_ARM_CORE (0x0010 << KVM_REG_ARM_COPROC_SHIFT)
  101. #define KVM_REG_ARM_CORE_REG(name) (offsetof(struct kvm_regs, name) / 4)
  102. /* Some registers need more space to represent values. */
  103. #define KVM_REG_ARM_DEMUX (0x0011 << KVM_REG_ARM_COPROC_SHIFT)
  104. #define KVM_REG_ARM_DEMUX_ID_MASK 0x000000000000FF00
  105. #define KVM_REG_ARM_DEMUX_ID_SHIFT 8
  106. #define KVM_REG_ARM_DEMUX_ID_CCSIDR (0x00 << KVM_REG_ARM_DEMUX_ID_SHIFT)
  107. #define KVM_REG_ARM_DEMUX_VAL_MASK 0x00000000000000FF
  108. #define KVM_REG_ARM_DEMUX_VAL_SHIFT 0
  109. /* VFP registers: we could overload CP10 like ARM does, but that's ugly. */
  110. #define KVM_REG_ARM_VFP (0x0012 << KVM_REG_ARM_COPROC_SHIFT)
  111. #define KVM_REG_ARM_VFP_MASK 0x000000000000FFFF
  112. #define KVM_REG_ARM_VFP_BASE_REG 0x0
  113. #define KVM_REG_ARM_VFP_FPSID 0x1000
  114. #define KVM_REG_ARM_VFP_FPSCR 0x1001
  115. #define KVM_REG_ARM_VFP_MVFR1 0x1006
  116. #define KVM_REG_ARM_VFP_MVFR0 0x1007
  117. #define KVM_REG_ARM_VFP_FPEXC 0x1008
  118. #define KVM_REG_ARM_VFP_FPINST 0x1009
  119. #define KVM_REG_ARM_VFP_FPINST2 0x100A
  120. /* KVM_IRQ_LINE irq field index values */
  121. #define KVM_ARM_IRQ_TYPE_SHIFT 24
  122. #define KVM_ARM_IRQ_TYPE_MASK 0xff
  123. #define KVM_ARM_IRQ_VCPU_SHIFT 16
  124. #define KVM_ARM_IRQ_VCPU_MASK 0xff
  125. #define KVM_ARM_IRQ_NUM_SHIFT 0
  126. #define KVM_ARM_IRQ_NUM_MASK 0xffff
  127. /* irq_type field */
  128. #define KVM_ARM_IRQ_TYPE_CPU 0
  129. #define KVM_ARM_IRQ_TYPE_SPI 1
  130. #define KVM_ARM_IRQ_TYPE_PPI 2
  131. /* out-of-kernel GIC cpu interrupt injection irq_number field */
  132. #define KVM_ARM_IRQ_CPU_IRQ 0
  133. #define KVM_ARM_IRQ_CPU_FIQ 1
  134. /* Highest supported SPI, from VGIC_NR_IRQS */
  135. #define KVM_ARM_IRQ_GIC_MAX 127
  136. /* PSCI interface */
  137. #define KVM_PSCI_FN_BASE 0x95c1ba5e
  138. #define KVM_PSCI_FN(n) (KVM_PSCI_FN_BASE + (n))
  139. #define KVM_PSCI_FN_CPU_SUSPEND KVM_PSCI_FN(0)
  140. #define KVM_PSCI_FN_CPU_OFF KVM_PSCI_FN(1)
  141. #define KVM_PSCI_FN_CPU_ON KVM_PSCI_FN(2)
  142. #define KVM_PSCI_FN_MIGRATE KVM_PSCI_FN(3)
  143. #define KVM_PSCI_RET_SUCCESS 0
  144. #define KVM_PSCI_RET_NI ((unsigned long)-1)
  145. #define KVM_PSCI_RET_INVAL ((unsigned long)-2)
  146. #define KVM_PSCI_RET_DENIED ((unsigned long)-3)
  147. #endif /* __ARM_KVM_H__ */