vexpress-v2p-ca15_a7.dts 8.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366
  1. /*
  2. * ARM Ltd. Versatile Express
  3. *
  4. * CoreTile Express A15x2 A7x3
  5. * Cortex-A15_A7 MPCore (V2P-CA15_A7)
  6. *
  7. * HBI-0249A
  8. */
  9. /dts-v1/;
  10. / {
  11. model = "V2P-CA15_CA7";
  12. arm,hbi = <0x249>;
  13. arm,vexpress,site = <0xf>;
  14. compatible = "arm,vexpress,v2p-ca15_a7", "arm,vexpress";
  15. interrupt-parent = <&gic>;
  16. #address-cells = <2>;
  17. #size-cells = <2>;
  18. chosen { };
  19. aliases {
  20. serial0 = &v2m_serial0;
  21. serial1 = &v2m_serial1;
  22. serial2 = &v2m_serial2;
  23. serial3 = &v2m_serial3;
  24. i2c0 = &v2m_i2c_dvi;
  25. i2c1 = &v2m_i2c_pcie;
  26. };
  27. cpus {
  28. #address-cells = <1>;
  29. #size-cells = <0>;
  30. cpu0: cpu@0 {
  31. device_type = "cpu";
  32. compatible = "arm,cortex-a15";
  33. reg = <0>;
  34. };
  35. cpu1: cpu@1 {
  36. device_type = "cpu";
  37. compatible = "arm,cortex-a15";
  38. reg = <1>;
  39. };
  40. cpu2: cpu@2 {
  41. device_type = "cpu";
  42. compatible = "arm,cortex-a7";
  43. reg = <0x100>;
  44. };
  45. cpu3: cpu@3 {
  46. device_type = "cpu";
  47. compatible = "arm,cortex-a7";
  48. reg = <0x101>;
  49. };
  50. cpu4: cpu@4 {
  51. device_type = "cpu";
  52. compatible = "arm,cortex-a7";
  53. reg = <0x102>;
  54. };
  55. };
  56. memory@80000000 {
  57. device_type = "memory";
  58. reg = <0 0x80000000 0 0x40000000>;
  59. };
  60. wdt@2a490000 {
  61. compatible = "arm,sp805", "arm,primecell";
  62. reg = <0 0x2a490000 0 0x1000>;
  63. interrupts = <0 98 4>;
  64. clocks = <&oscclk6a>, <&oscclk6a>;
  65. clock-names = "wdogclk", "apb_pclk";
  66. };
  67. hdlcd@2b000000 {
  68. compatible = "arm,hdlcd";
  69. reg = <0 0x2b000000 0 0x1000>;
  70. interrupts = <0 85 4>;
  71. clocks = <&oscclk5>;
  72. clock-names = "pxlclk";
  73. };
  74. memory-controller@2b0a0000 {
  75. compatible = "arm,pl341", "arm,primecell";
  76. reg = <0 0x2b0a0000 0 0x1000>;
  77. clocks = <&oscclk6a>;
  78. clock-names = "apb_pclk";
  79. };
  80. gic: interrupt-controller@2c001000 {
  81. compatible = "arm,cortex-a15-gic", "arm,cortex-a9-gic";
  82. #interrupt-cells = <3>;
  83. #address-cells = <0>;
  84. interrupt-controller;
  85. reg = <0 0x2c001000 0 0x1000>,
  86. <0 0x2c002000 0 0x1000>,
  87. <0 0x2c004000 0 0x2000>,
  88. <0 0x2c006000 0 0x2000>;
  89. interrupts = <1 9 0xf04>;
  90. };
  91. memory-controller@7ffd0000 {
  92. compatible = "arm,pl354", "arm,primecell";
  93. reg = <0 0x7ffd0000 0 0x1000>;
  94. interrupts = <0 86 4>,
  95. <0 87 4>;
  96. clocks = <&oscclk6a>;
  97. clock-names = "apb_pclk";
  98. };
  99. dma@7ff00000 {
  100. compatible = "arm,pl330", "arm,primecell";
  101. reg = <0 0x7ff00000 0 0x1000>;
  102. interrupts = <0 92 4>,
  103. <0 88 4>,
  104. <0 89 4>,
  105. <0 90 4>,
  106. <0 91 4>;
  107. clocks = <&oscclk6a>;
  108. clock-names = "apb_pclk";
  109. };
  110. timer {
  111. compatible = "arm,armv7-timer";
  112. interrupts = <1 13 0xf08>,
  113. <1 14 0xf08>,
  114. <1 11 0xf08>,
  115. <1 10 0xf08>;
  116. };
  117. pmu {
  118. compatible = "arm,cortex-a15-pmu", "arm,cortex-a9-pmu";
  119. interrupts = <0 68 4>,
  120. <0 69 4>;
  121. };
  122. oscclk6a: oscclk6a {
  123. /* Reference 24MHz clock */
  124. compatible = "fixed-clock";
  125. #clock-cells = <0>;
  126. clock-frequency = <24000000>;
  127. clock-output-names = "oscclk6a";
  128. };
  129. dcc {
  130. compatible = "arm,vexpress,config-bus";
  131. arm,vexpress,config-bridge = <&v2m_sysreg>;
  132. osc@0 {
  133. /* A15 PLL 0 reference clock */
  134. compatible = "arm,vexpress-osc";
  135. arm,vexpress-sysreg,func = <1 0>;
  136. freq-range = <17000000 50000000>;
  137. #clock-cells = <0>;
  138. clock-output-names = "oscclk0";
  139. };
  140. osc@1 {
  141. /* A15 PLL 1 reference clock */
  142. compatible = "arm,vexpress-osc";
  143. arm,vexpress-sysreg,func = <1 1>;
  144. freq-range = <17000000 50000000>;
  145. #clock-cells = <0>;
  146. clock-output-names = "oscclk1";
  147. };
  148. osc@2 {
  149. /* A7 PLL 0 reference clock */
  150. compatible = "arm,vexpress-osc";
  151. arm,vexpress-sysreg,func = <1 2>;
  152. freq-range = <17000000 50000000>;
  153. #clock-cells = <0>;
  154. clock-output-names = "oscclk2";
  155. };
  156. osc@3 {
  157. /* A7 PLL 1 reference clock */
  158. compatible = "arm,vexpress-osc";
  159. arm,vexpress-sysreg,func = <1 3>;
  160. freq-range = <17000000 50000000>;
  161. #clock-cells = <0>;
  162. clock-output-names = "oscclk3";
  163. };
  164. osc@4 {
  165. /* External AXI master clock */
  166. compatible = "arm,vexpress-osc";
  167. arm,vexpress-sysreg,func = <1 4>;
  168. freq-range = <20000000 40000000>;
  169. #clock-cells = <0>;
  170. clock-output-names = "oscclk4";
  171. };
  172. oscclk5: osc@5 {
  173. /* HDLCD PLL reference clock */
  174. compatible = "arm,vexpress-osc";
  175. arm,vexpress-sysreg,func = <1 5>;
  176. freq-range = <23750000 165000000>;
  177. #clock-cells = <0>;
  178. clock-output-names = "oscclk5";
  179. };
  180. smbclk: osc@6 {
  181. /* Static memory controller clock */
  182. compatible = "arm,vexpress-osc";
  183. arm,vexpress-sysreg,func = <1 6>;
  184. freq-range = <20000000 40000000>;
  185. #clock-cells = <0>;
  186. clock-output-names = "oscclk6";
  187. };
  188. osc@7 {
  189. /* SYS PLL reference clock */
  190. compatible = "arm,vexpress-osc";
  191. arm,vexpress-sysreg,func = <1 7>;
  192. freq-range = <17000000 50000000>;
  193. #clock-cells = <0>;
  194. clock-output-names = "oscclk7";
  195. };
  196. osc@8 {
  197. /* DDR2 PLL reference clock */
  198. compatible = "arm,vexpress-osc";
  199. arm,vexpress-sysreg,func = <1 8>;
  200. freq-range = <20000000 50000000>;
  201. #clock-cells = <0>;
  202. clock-output-names = "oscclk8";
  203. };
  204. volt@0 {
  205. /* A15 CPU core voltage */
  206. compatible = "arm,vexpress-volt";
  207. arm,vexpress-sysreg,func = <2 0>;
  208. regulator-name = "A15 Vcore";
  209. regulator-min-microvolt = <800000>;
  210. regulator-max-microvolt = <1050000>;
  211. regulator-always-on;
  212. label = "A15 Vcore";
  213. };
  214. volt@1 {
  215. /* A7 CPU core voltage */
  216. compatible = "arm,vexpress-volt";
  217. arm,vexpress-sysreg,func = <2 1>;
  218. regulator-name = "A7 Vcore";
  219. regulator-min-microvolt = <800000>;
  220. regulator-max-microvolt = <1050000>;
  221. regulator-always-on;
  222. label = "A7 Vcore";
  223. };
  224. amp@0 {
  225. /* Total current for the two A15 cores */
  226. compatible = "arm,vexpress-amp";
  227. arm,vexpress-sysreg,func = <3 0>;
  228. label = "A15 Icore";
  229. };
  230. amp@1 {
  231. /* Total current for the three A7 cores */
  232. compatible = "arm,vexpress-amp";
  233. arm,vexpress-sysreg,func = <3 1>;
  234. label = "A7 Icore";
  235. };
  236. temp@0 {
  237. /* DCC internal temperature */
  238. compatible = "arm,vexpress-temp";
  239. arm,vexpress-sysreg,func = <4 0>;
  240. label = "DCC";
  241. };
  242. power@0 {
  243. /* Total power for the two A15 cores */
  244. compatible = "arm,vexpress-power";
  245. arm,vexpress-sysreg,func = <12 0>;
  246. label = "A15 Pcore";
  247. };
  248. power@1 {
  249. /* Total power for the three A7 cores */
  250. compatible = "arm,vexpress-power";
  251. arm,vexpress-sysreg,func = <12 1>;
  252. label = "A7 Pcore";
  253. };
  254. energy@0 {
  255. /* Total energy for the two A15 cores */
  256. compatible = "arm,vexpress-energy";
  257. arm,vexpress-sysreg,func = <13 0>;
  258. label = "A15 Jcore";
  259. };
  260. energy@2 {
  261. /* Total energy for the three A7 cores */
  262. compatible = "arm,vexpress-energy";
  263. arm,vexpress-sysreg,func = <13 2>;
  264. label = "A7 Jcore";
  265. };
  266. };
  267. smb {
  268. compatible = "simple-bus";
  269. #address-cells = <2>;
  270. #size-cells = <1>;
  271. ranges = <0 0 0 0x08000000 0x04000000>,
  272. <1 0 0 0x14000000 0x04000000>,
  273. <2 0 0 0x18000000 0x04000000>,
  274. <3 0 0 0x1c000000 0x04000000>,
  275. <4 0 0 0x0c000000 0x04000000>,
  276. <5 0 0 0x10000000 0x04000000>;
  277. #interrupt-cells = <1>;
  278. interrupt-map-mask = <0 0 63>;
  279. interrupt-map = <0 0 0 &gic 0 0 4>,
  280. <0 0 1 &gic 0 1 4>,
  281. <0 0 2 &gic 0 2 4>,
  282. <0 0 3 &gic 0 3 4>,
  283. <0 0 4 &gic 0 4 4>,
  284. <0 0 5 &gic 0 5 4>,
  285. <0 0 6 &gic 0 6 4>,
  286. <0 0 7 &gic 0 7 4>,
  287. <0 0 8 &gic 0 8 4>,
  288. <0 0 9 &gic 0 9 4>,
  289. <0 0 10 &gic 0 10 4>,
  290. <0 0 11 &gic 0 11 4>,
  291. <0 0 12 &gic 0 12 4>,
  292. <0 0 13 &gic 0 13 4>,
  293. <0 0 14 &gic 0 14 4>,
  294. <0 0 15 &gic 0 15 4>,
  295. <0 0 16 &gic 0 16 4>,
  296. <0 0 17 &gic 0 17 4>,
  297. <0 0 18 &gic 0 18 4>,
  298. <0 0 19 &gic 0 19 4>,
  299. <0 0 20 &gic 0 20 4>,
  300. <0 0 21 &gic 0 21 4>,
  301. <0 0 22 &gic 0 22 4>,
  302. <0 0 23 &gic 0 23 4>,
  303. <0 0 24 &gic 0 24 4>,
  304. <0 0 25 &gic 0 25 4>,
  305. <0 0 26 &gic 0 26 4>,
  306. <0 0 27 &gic 0 27 4>,
  307. <0 0 28 &gic 0 28 4>,
  308. <0 0 29 &gic 0 29 4>,
  309. <0 0 30 &gic 0 30 4>,
  310. <0 0 31 &gic 0 31 4>,
  311. <0 0 32 &gic 0 32 4>,
  312. <0 0 33 &gic 0 33 4>,
  313. <0 0 34 &gic 0 34 4>,
  314. <0 0 35 &gic 0 35 4>,
  315. <0 0 36 &gic 0 36 4>,
  316. <0 0 37 &gic 0 37 4>,
  317. <0 0 38 &gic 0 38 4>,
  318. <0 0 39 &gic 0 39 4>,
  319. <0 0 40 &gic 0 40 4>,
  320. <0 0 41 &gic 0 41 4>,
  321. <0 0 42 &gic 0 42 4>;
  322. /include/ "vexpress-v2m-rs1.dtsi"
  323. };
  324. };