vexpress-v2p-ca15-tc1.dts 6.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283
  1. /*
  2. * ARM Ltd. Versatile Express
  3. *
  4. * CoreTile Express A15x2 (version with Test Chip 1)
  5. * Cortex-A15 MPCore (V2P-CA15)
  6. *
  7. * HBI-0237A
  8. */
  9. /dts-v1/;
  10. / {
  11. model = "V2P-CA15";
  12. arm,hbi = <0x237>;
  13. arm,vexpress,site = <0xf>;
  14. compatible = "arm,vexpress,v2p-ca15,tc1", "arm,vexpress,v2p-ca15", "arm,vexpress";
  15. interrupt-parent = <&gic>;
  16. #address-cells = <2>;
  17. #size-cells = <2>;
  18. chosen { };
  19. aliases {
  20. serial0 = &v2m_serial0;
  21. serial1 = &v2m_serial1;
  22. serial2 = &v2m_serial2;
  23. serial3 = &v2m_serial3;
  24. i2c0 = &v2m_i2c_dvi;
  25. i2c1 = &v2m_i2c_pcie;
  26. };
  27. cpus {
  28. #address-cells = <1>;
  29. #size-cells = <0>;
  30. cpu@0 {
  31. device_type = "cpu";
  32. compatible = "arm,cortex-a15";
  33. reg = <0>;
  34. };
  35. cpu@1 {
  36. device_type = "cpu";
  37. compatible = "arm,cortex-a15";
  38. reg = <1>;
  39. };
  40. };
  41. memory@80000000 {
  42. device_type = "memory";
  43. reg = <0 0x80000000 0 0x40000000>;
  44. };
  45. hdlcd@2b000000 {
  46. compatible = "arm,hdlcd";
  47. reg = <0 0x2b000000 0 0x1000>;
  48. interrupts = <0 85 4>;
  49. clocks = <&oscclk5>;
  50. clock-names = "pxlclk";
  51. };
  52. memory-controller@2b0a0000 {
  53. compatible = "arm,pl341", "arm,primecell";
  54. reg = <0 0x2b0a0000 0 0x1000>;
  55. clocks = <&oscclk7>;
  56. clock-names = "apb_pclk";
  57. };
  58. wdt@2b060000 {
  59. compatible = "arm,sp805", "arm,primecell";
  60. status = "disabled";
  61. reg = <0 0x2b060000 0 0x1000>;
  62. interrupts = <0 98 4>;
  63. clocks = <&oscclk7>;
  64. clock-names = "apb_pclk";
  65. };
  66. gic: interrupt-controller@2c001000 {
  67. compatible = "arm,cortex-a15-gic", "arm,cortex-a9-gic";
  68. #interrupt-cells = <3>;
  69. #address-cells = <0>;
  70. interrupt-controller;
  71. reg = <0 0x2c001000 0 0x1000>,
  72. <0 0x2c002000 0 0x1000>,
  73. <0 0x2c004000 0 0x2000>,
  74. <0 0x2c006000 0 0x2000>;
  75. interrupts = <1 9 0xf04>;
  76. };
  77. memory-controller@7ffd0000 {
  78. compatible = "arm,pl354", "arm,primecell";
  79. reg = <0 0x7ffd0000 0 0x1000>;
  80. interrupts = <0 86 4>,
  81. <0 87 4>;
  82. clocks = <&oscclk7>;
  83. clock-names = "apb_pclk";
  84. };
  85. dma@7ffb0000 {
  86. compatible = "arm,pl330", "arm,primecell";
  87. reg = <0 0x7ffb0000 0 0x1000>;
  88. interrupts = <0 92 4>,
  89. <0 88 4>,
  90. <0 89 4>,
  91. <0 90 4>,
  92. <0 91 4>;
  93. clocks = <&oscclk7>;
  94. clock-names = "apb_pclk";
  95. };
  96. timer {
  97. compatible = "arm,armv7-timer";
  98. interrupts = <1 13 0xf08>,
  99. <1 14 0xf08>,
  100. <1 11 0xf08>,
  101. <1 10 0xf08>;
  102. };
  103. pmu {
  104. compatible = "arm,cortex-a15-pmu", "arm,cortex-a9-pmu";
  105. interrupts = <0 68 4>,
  106. <0 69 4>;
  107. };
  108. dcc {
  109. compatible = "arm,vexpress,config-bus";
  110. arm,vexpress,config-bridge = <&v2m_sysreg>;
  111. osc@0 {
  112. /* CPU PLL reference clock */
  113. compatible = "arm,vexpress-osc";
  114. arm,vexpress-sysreg,func = <1 0>;
  115. freq-range = <50000000 60000000>;
  116. #clock-cells = <0>;
  117. clock-output-names = "oscclk0";
  118. };
  119. osc@4 {
  120. /* Multiplexed AXI master clock */
  121. compatible = "arm,vexpress-osc";
  122. arm,vexpress-sysreg,func = <1 4>;
  123. freq-range = <20000000 40000000>;
  124. #clock-cells = <0>;
  125. clock-output-names = "oscclk4";
  126. };
  127. oscclk5: osc@5 {
  128. /* HDLCD PLL reference clock */
  129. compatible = "arm,vexpress-osc";
  130. arm,vexpress-sysreg,func = <1 5>;
  131. freq-range = <23750000 165000000>;
  132. #clock-cells = <0>;
  133. clock-output-names = "oscclk5";
  134. };
  135. smbclk: osc@6 {
  136. /* SMB clock */
  137. compatible = "arm,vexpress-osc";
  138. arm,vexpress-sysreg,func = <1 6>;
  139. freq-range = <20000000 50000000>;
  140. #clock-cells = <0>;
  141. clock-output-names = "oscclk6";
  142. };
  143. oscclk7: osc@7 {
  144. /* SYS PLL reference clock */
  145. compatible = "arm,vexpress-osc";
  146. arm,vexpress-sysreg,func = <1 7>;
  147. freq-range = <20000000 60000000>;
  148. #clock-cells = <0>;
  149. clock-output-names = "oscclk7";
  150. };
  151. osc@8 {
  152. /* DDR2 PLL reference clock */
  153. compatible = "arm,vexpress-osc";
  154. arm,vexpress-sysreg,func = <1 8>;
  155. freq-range = <40000000 40000000>;
  156. #clock-cells = <0>;
  157. clock-output-names = "oscclk8";
  158. };
  159. volt@0 {
  160. /* CPU core voltage */
  161. compatible = "arm,vexpress-volt";
  162. arm,vexpress-sysreg,func = <2 0>;
  163. regulator-name = "Cores";
  164. regulator-min-microvolt = <800000>;
  165. regulator-max-microvolt = <1050000>;
  166. regulator-always-on;
  167. label = "Cores";
  168. };
  169. amp@0 {
  170. /* Total current for the two cores */
  171. compatible = "arm,vexpress-amp";
  172. arm,vexpress-sysreg,func = <3 0>;
  173. label = "Cores";
  174. };
  175. temp@0 {
  176. /* DCC internal temperature */
  177. compatible = "arm,vexpress-temp";
  178. arm,vexpress-sysreg,func = <4 0>;
  179. label = "DCC";
  180. };
  181. power@0 {
  182. /* Total power */
  183. compatible = "arm,vexpress-power";
  184. arm,vexpress-sysreg,func = <12 0>;
  185. label = "Cores";
  186. };
  187. energy@0 {
  188. /* Total energy */
  189. compatible = "arm,vexpress-energy";
  190. arm,vexpress-sysreg,func = <13 0>;
  191. label = "Cores";
  192. };
  193. };
  194. smb {
  195. compatible = "simple-bus";
  196. #address-cells = <2>;
  197. #size-cells = <1>;
  198. ranges = <0 0 0 0x08000000 0x04000000>,
  199. <1 0 0 0x14000000 0x04000000>,
  200. <2 0 0 0x18000000 0x04000000>,
  201. <3 0 0 0x1c000000 0x04000000>,
  202. <4 0 0 0x0c000000 0x04000000>,
  203. <5 0 0 0x10000000 0x04000000>;
  204. #interrupt-cells = <1>;
  205. interrupt-map-mask = <0 0 63>;
  206. interrupt-map = <0 0 0 &gic 0 0 4>,
  207. <0 0 1 &gic 0 1 4>,
  208. <0 0 2 &gic 0 2 4>,
  209. <0 0 3 &gic 0 3 4>,
  210. <0 0 4 &gic 0 4 4>,
  211. <0 0 5 &gic 0 5 4>,
  212. <0 0 6 &gic 0 6 4>,
  213. <0 0 7 &gic 0 7 4>,
  214. <0 0 8 &gic 0 8 4>,
  215. <0 0 9 &gic 0 9 4>,
  216. <0 0 10 &gic 0 10 4>,
  217. <0 0 11 &gic 0 11 4>,
  218. <0 0 12 &gic 0 12 4>,
  219. <0 0 13 &gic 0 13 4>,
  220. <0 0 14 &gic 0 14 4>,
  221. <0 0 15 &gic 0 15 4>,
  222. <0 0 16 &gic 0 16 4>,
  223. <0 0 17 &gic 0 17 4>,
  224. <0 0 18 &gic 0 18 4>,
  225. <0 0 19 &gic 0 19 4>,
  226. <0 0 20 &gic 0 20 4>,
  227. <0 0 21 &gic 0 21 4>,
  228. <0 0 22 &gic 0 22 4>,
  229. <0 0 23 &gic 0 23 4>,
  230. <0 0 24 &gic 0 24 4>,
  231. <0 0 25 &gic 0 25 4>,
  232. <0 0 26 &gic 0 26 4>,
  233. <0 0 27 &gic 0 27 4>,
  234. <0 0 28 &gic 0 28 4>,
  235. <0 0 29 &gic 0 29 4>,
  236. <0 0 30 &gic 0 30 4>,
  237. <0 0 31 &gic 0 31 4>,
  238. <0 0 32 &gic 0 32 4>,
  239. <0 0 33 &gic 0 33 4>,
  240. <0 0 34 &gic 0 34 4>,
  241. <0 0 35 &gic 0 35 4>,
  242. <0 0 36 &gic 0 36 4>,
  243. <0 0 37 &gic 0 37 4>,
  244. <0 0 38 &gic 0 38 4>,
  245. <0 0 39 &gic 0 39 4>,
  246. <0 0 40 &gic 0 40 4>,
  247. <0 0 41 &gic 0 41 4>,
  248. <0 0 42 &gic 0 42 4>;
  249. /include/ "vexpress-v2m-rs1.dtsi"
  250. };
  251. };