vexpress-v2m.dtsi 8.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339
  1. /*
  2. * ARM Ltd. Versatile Express
  3. *
  4. * Motherboard Express uATX
  5. * V2M-P1
  6. *
  7. * HBI-0190D
  8. *
  9. * Original memory map ("Legacy memory map" in the board's
  10. * Technical Reference Manual)
  11. *
  12. * WARNING! The hardware described in this file is independent from the
  13. * RS1 variant (vexpress-v2m-rs1.dtsi), but there is a strong
  14. * correspondence between the two configurations.
  15. *
  16. * TAKE CARE WHEN MAINTAINING THIS FILE TO PROPAGATE ANY RELEVANT
  17. * CHANGES TO vexpress-v2m-rs1.dtsi!
  18. */
  19. motherboard {
  20. model = "V2M-P1";
  21. arm,hbi = <0x190>;
  22. arm,vexpress,site = <0>;
  23. compatible = "arm,vexpress,v2m-p1", "simple-bus";
  24. #address-cells = <2>; /* SMB chipselect number and offset */
  25. #size-cells = <1>;
  26. #interrupt-cells = <1>;
  27. ranges;
  28. flash@0,00000000 {
  29. compatible = "arm,vexpress-flash", "cfi-flash";
  30. reg = <0 0x00000000 0x04000000>,
  31. <1 0x00000000 0x04000000>;
  32. bank-width = <4>;
  33. };
  34. psram@2,00000000 {
  35. compatible = "arm,vexpress-psram", "mtd-ram";
  36. reg = <2 0x00000000 0x02000000>;
  37. bank-width = <4>;
  38. };
  39. vram@3,00000000 {
  40. compatible = "arm,vexpress-vram";
  41. reg = <3 0x00000000 0x00800000>;
  42. };
  43. ethernet@3,02000000 {
  44. compatible = "smsc,lan9118", "smsc,lan9115";
  45. reg = <3 0x02000000 0x10000>;
  46. interrupts = <15>;
  47. phy-mode = "mii";
  48. reg-io-width = <4>;
  49. smsc,irq-active-high;
  50. smsc,irq-push-pull;
  51. vdd33a-supply = <&v2m_fixed_3v3>;
  52. vddvario-supply = <&v2m_fixed_3v3>;
  53. };
  54. usb@3,03000000 {
  55. compatible = "nxp,usb-isp1761";
  56. reg = <3 0x03000000 0x20000>;
  57. interrupts = <16>;
  58. port1-otg;
  59. };
  60. iofpga@7,00000000 {
  61. compatible = "arm,amba-bus", "simple-bus";
  62. #address-cells = <1>;
  63. #size-cells = <1>;
  64. ranges = <0 7 0 0x20000>;
  65. v2m_sysreg: sysreg@00000 {
  66. compatible = "arm,vexpress-sysreg";
  67. reg = <0x00000 0x1000>;
  68. gpio-controller;
  69. #gpio-cells = <2>;
  70. };
  71. v2m_sysctl: sysctl@01000 {
  72. compatible = "arm,sp810", "arm,primecell";
  73. reg = <0x01000 0x1000>;
  74. clocks = <&v2m_refclk32khz>, <&v2m_refclk1mhz>, <&smbclk>;
  75. clock-names = "refclk", "timclk", "apb_pclk";
  76. #clock-cells = <1>;
  77. clock-output-names = "timerclken0", "timerclken1", "timerclken2", "timerclken3";
  78. };
  79. /* PCI-E I2C bus */
  80. v2m_i2c_pcie: i2c@02000 {
  81. compatible = "arm,versatile-i2c";
  82. reg = <0x02000 0x1000>;
  83. #address-cells = <1>;
  84. #size-cells = <0>;
  85. pcie-switch@60 {
  86. compatible = "idt,89hpes32h8";
  87. reg = <0x60>;
  88. };
  89. };
  90. aaci@04000 {
  91. compatible = "arm,pl041", "arm,primecell";
  92. reg = <0x04000 0x1000>;
  93. interrupts = <11>;
  94. clocks = <&smbclk>;
  95. clock-names = "apb_pclk";
  96. };
  97. mmci@05000 {
  98. compatible = "arm,pl180", "arm,primecell";
  99. reg = <0x05000 0x1000>;
  100. interrupts = <9 10>;
  101. cd-gpios = <&v2m_sysreg 0 0>;
  102. wp-gpios = <&v2m_sysreg 1 0>;
  103. max-frequency = <12000000>;
  104. vmmc-supply = <&v2m_fixed_3v3>;
  105. clocks = <&v2m_clk24mhz>, <&smbclk>;
  106. clock-names = "mclk", "apb_pclk";
  107. };
  108. kmi@06000 {
  109. compatible = "arm,pl050", "arm,primecell";
  110. reg = <0x06000 0x1000>;
  111. interrupts = <12>;
  112. clocks = <&v2m_clk24mhz>, <&smbclk>;
  113. clock-names = "KMIREFCLK", "apb_pclk";
  114. };
  115. kmi@07000 {
  116. compatible = "arm,pl050", "arm,primecell";
  117. reg = <0x07000 0x1000>;
  118. interrupts = <13>;
  119. clocks = <&v2m_clk24mhz>, <&smbclk>;
  120. clock-names = "KMIREFCLK", "apb_pclk";
  121. };
  122. v2m_serial0: uart@09000 {
  123. compatible = "arm,pl011", "arm,primecell";
  124. reg = <0x09000 0x1000>;
  125. interrupts = <5>;
  126. clocks = <&v2m_oscclk2>, <&smbclk>;
  127. clock-names = "uartclk", "apb_pclk";
  128. };
  129. v2m_serial1: uart@0a000 {
  130. compatible = "arm,pl011", "arm,primecell";
  131. reg = <0x0a000 0x1000>;
  132. interrupts = <6>;
  133. clocks = <&v2m_oscclk2>, <&smbclk>;
  134. clock-names = "uartclk", "apb_pclk";
  135. };
  136. v2m_serial2: uart@0b000 {
  137. compatible = "arm,pl011", "arm,primecell";
  138. reg = <0x0b000 0x1000>;
  139. interrupts = <7>;
  140. clocks = <&v2m_oscclk2>, <&smbclk>;
  141. clock-names = "uartclk", "apb_pclk";
  142. };
  143. v2m_serial3: uart@0c000 {
  144. compatible = "arm,pl011", "arm,primecell";
  145. reg = <0x0c000 0x1000>;
  146. interrupts = <8>;
  147. clocks = <&v2m_oscclk2>, <&smbclk>;
  148. clock-names = "uartclk", "apb_pclk";
  149. };
  150. wdt@0f000 {
  151. compatible = "arm,sp805", "arm,primecell";
  152. reg = <0x0f000 0x1000>;
  153. interrupts = <0>;
  154. clocks = <&v2m_refclk32khz>, <&smbclk>;
  155. clock-names = "wdogclk", "apb_pclk";
  156. };
  157. v2m_timer01: timer@11000 {
  158. compatible = "arm,sp804", "arm,primecell";
  159. reg = <0x11000 0x1000>;
  160. interrupts = <2>;
  161. clocks = <&v2m_sysctl 0>, <&v2m_sysctl 1>, <&smbclk>;
  162. clock-names = "timclken1", "timclken2", "apb_pclk";
  163. };
  164. v2m_timer23: timer@12000 {
  165. compatible = "arm,sp804", "arm,primecell";
  166. reg = <0x12000 0x1000>;
  167. interrupts = <3>;
  168. clocks = <&v2m_sysctl 2>, <&v2m_sysctl 3>, <&smbclk>;
  169. clock-names = "timclken1", "timclken2", "apb_pclk";
  170. };
  171. /* DVI I2C bus */
  172. v2m_i2c_dvi: i2c@16000 {
  173. compatible = "arm,versatile-i2c";
  174. reg = <0x16000 0x1000>;
  175. #address-cells = <1>;
  176. #size-cells = <0>;
  177. dvi-transmitter@39 {
  178. compatible = "sil,sii9022-tpi", "sil,sii9022";
  179. reg = <0x39>;
  180. };
  181. dvi-transmitter@60 {
  182. compatible = "sil,sii9022-cpi", "sil,sii9022";
  183. reg = <0x60>;
  184. };
  185. };
  186. rtc@17000 {
  187. compatible = "arm,pl031", "arm,primecell";
  188. reg = <0x17000 0x1000>;
  189. interrupts = <4>;
  190. clocks = <&smbclk>;
  191. clock-names = "apb_pclk";
  192. };
  193. compact-flash@1a000 {
  194. compatible = "arm,vexpress-cf", "ata-generic";
  195. reg = <0x1a000 0x100
  196. 0x1a100 0xf00>;
  197. reg-shift = <2>;
  198. };
  199. clcd@1f000 {
  200. compatible = "arm,pl111", "arm,primecell";
  201. reg = <0x1f000 0x1000>;
  202. interrupts = <14>;
  203. clocks = <&v2m_oscclk1>, <&smbclk>;
  204. clock-names = "clcdclk", "apb_pclk";
  205. };
  206. };
  207. v2m_fixed_3v3: fixedregulator@0 {
  208. compatible = "regulator-fixed";
  209. regulator-name = "3V3";
  210. regulator-min-microvolt = <3300000>;
  211. regulator-max-microvolt = <3300000>;
  212. regulator-always-on;
  213. };
  214. v2m_clk24mhz: clk24mhz {
  215. compatible = "fixed-clock";
  216. #clock-cells = <0>;
  217. clock-frequency = <24000000>;
  218. clock-output-names = "v2m:clk24mhz";
  219. };
  220. v2m_refclk1mhz: refclk1mhz {
  221. compatible = "fixed-clock";
  222. #clock-cells = <0>;
  223. clock-frequency = <1000000>;
  224. clock-output-names = "v2m:refclk1mhz";
  225. };
  226. v2m_refclk32khz: refclk32khz {
  227. compatible = "fixed-clock";
  228. #clock-cells = <0>;
  229. clock-frequency = <32768>;
  230. clock-output-names = "v2m:refclk32khz";
  231. };
  232. mcc {
  233. compatible = "arm,vexpress,config-bus";
  234. arm,vexpress,config-bridge = <&v2m_sysreg>;
  235. osc@0 {
  236. /* MCC static memory clock */
  237. compatible = "arm,vexpress-osc";
  238. arm,vexpress-sysreg,func = <1 0>;
  239. freq-range = <25000000 60000000>;
  240. #clock-cells = <0>;
  241. clock-output-names = "v2m:oscclk0";
  242. };
  243. v2m_oscclk1: osc@1 {
  244. /* CLCD clock */
  245. compatible = "arm,vexpress-osc";
  246. arm,vexpress-sysreg,func = <1 1>;
  247. freq-range = <23750000 63500000>;
  248. #clock-cells = <0>;
  249. clock-output-names = "v2m:oscclk1";
  250. };
  251. v2m_oscclk2: osc@2 {
  252. /* IO FPGA peripheral clock */
  253. compatible = "arm,vexpress-osc";
  254. arm,vexpress-sysreg,func = <1 2>;
  255. freq-range = <24000000 24000000>;
  256. #clock-cells = <0>;
  257. clock-output-names = "v2m:oscclk2";
  258. };
  259. volt@0 {
  260. /* Logic level voltage */
  261. compatible = "arm,vexpress-volt";
  262. arm,vexpress-sysreg,func = <2 0>;
  263. regulator-name = "VIO";
  264. regulator-always-on;
  265. label = "VIO";
  266. };
  267. temp@0 {
  268. /* MCC internal operating temperature */
  269. compatible = "arm,vexpress-temp";
  270. arm,vexpress-sysreg,func = <4 0>;
  271. label = "MCC";
  272. };
  273. reset@0 {
  274. compatible = "arm,vexpress-reset";
  275. arm,vexpress-sysreg,func = <5 0>;
  276. };
  277. muxfpga@0 {
  278. compatible = "arm,vexpress-muxfpga";
  279. arm,vexpress-sysreg,func = <7 0>;
  280. };
  281. shutdown@0 {
  282. compatible = "arm,vexpress-shutdown";
  283. arm,vexpress-sysreg,func = <8 0>;
  284. };
  285. reboot@0 {
  286. compatible = "arm,vexpress-reboot";
  287. arm,vexpress-sysreg,func = <9 0>;
  288. };
  289. dvimode@0 {
  290. compatible = "arm,vexpress-dvimode";
  291. arm,vexpress-sysreg,func = <11 0>;
  292. };
  293. };
  294. };