tegra30.dtsi 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575
  1. /include/ "skeleton.dtsi"
  2. / {
  3. compatible = "nvidia,tegra30";
  4. interrupt-parent = <&intc>;
  5. aliases {
  6. serial0 = &uarta;
  7. serial1 = &uartb;
  8. serial2 = &uartc;
  9. serial3 = &uartd;
  10. serial4 = &uarte;
  11. };
  12. host1x {
  13. compatible = "nvidia,tegra30-host1x", "simple-bus";
  14. reg = <0x50000000 0x00024000>;
  15. interrupts = <0 65 0x04 /* mpcore syncpt */
  16. 0 67 0x04>; /* mpcore general */
  17. clocks = <&tegra_car 28>;
  18. #address-cells = <1>;
  19. #size-cells = <1>;
  20. ranges = <0x54000000 0x54000000 0x04000000>;
  21. mpe {
  22. compatible = "nvidia,tegra30-mpe";
  23. reg = <0x54040000 0x00040000>;
  24. interrupts = <0 68 0x04>;
  25. clocks = <&tegra_car 60>;
  26. };
  27. vi {
  28. compatible = "nvidia,tegra30-vi";
  29. reg = <0x54080000 0x00040000>;
  30. interrupts = <0 69 0x04>;
  31. clocks = <&tegra_car 164>;
  32. };
  33. epp {
  34. compatible = "nvidia,tegra30-epp";
  35. reg = <0x540c0000 0x00040000>;
  36. interrupts = <0 70 0x04>;
  37. clocks = <&tegra_car 19>;
  38. };
  39. isp {
  40. compatible = "nvidia,tegra30-isp";
  41. reg = <0x54100000 0x00040000>;
  42. interrupts = <0 71 0x04>;
  43. clocks = <&tegra_car 23>;
  44. };
  45. gr2d {
  46. compatible = "nvidia,tegra30-gr2d";
  47. reg = <0x54140000 0x00040000>;
  48. interrupts = <0 72 0x04>;
  49. clocks = <&tegra_car 21>;
  50. };
  51. gr3d {
  52. compatible = "nvidia,tegra30-gr3d";
  53. reg = <0x54180000 0x00040000>;
  54. clocks = <&tegra_car 24 &tegra_car 98>;
  55. clock-names = "3d", "3d2";
  56. };
  57. dc@54200000 {
  58. compatible = "nvidia,tegra30-dc";
  59. reg = <0x54200000 0x00040000>;
  60. interrupts = <0 73 0x04>;
  61. clocks = <&tegra_car 27>, <&tegra_car 179>;
  62. clock-names = "disp1", "parent";
  63. rgb {
  64. status = "disabled";
  65. };
  66. };
  67. dc@54240000 {
  68. compatible = "nvidia,tegra30-dc";
  69. reg = <0x54240000 0x00040000>;
  70. interrupts = <0 74 0x04>;
  71. clocks = <&tegra_car 26>, <&tegra_car 179>;
  72. clock-names = "disp2", "parent";
  73. rgb {
  74. status = "disabled";
  75. };
  76. };
  77. hdmi {
  78. compatible = "nvidia,tegra30-hdmi";
  79. reg = <0x54280000 0x00040000>;
  80. interrupts = <0 75 0x04>;
  81. clocks = <&tegra_car 51>, <&tegra_car 189>;
  82. clock-names = "hdmi", "parent";
  83. status = "disabled";
  84. };
  85. tvo {
  86. compatible = "nvidia,tegra30-tvo";
  87. reg = <0x542c0000 0x00040000>;
  88. interrupts = <0 76 0x04>;
  89. clocks = <&tegra_car 169>;
  90. status = "disabled";
  91. };
  92. dsi {
  93. compatible = "nvidia,tegra30-dsi";
  94. reg = <0x54300000 0x00040000>;
  95. clocks = <&tegra_car 48>;
  96. status = "disabled";
  97. };
  98. };
  99. timer@50004600 {
  100. compatible = "arm,cortex-a9-twd-timer";
  101. reg = <0x50040600 0x20>;
  102. interrupts = <1 13 0xf04>;
  103. clocks = <&tegra_car 214>;
  104. };
  105. intc: interrupt-controller {
  106. compatible = "arm,cortex-a9-gic";
  107. reg = <0x50041000 0x1000
  108. 0x50040100 0x0100>;
  109. interrupt-controller;
  110. #interrupt-cells = <3>;
  111. };
  112. cache-controller {
  113. compatible = "arm,pl310-cache";
  114. reg = <0x50043000 0x1000>;
  115. arm,data-latency = <6 6 2>;
  116. arm,tag-latency = <5 5 2>;
  117. cache-unified;
  118. cache-level = <2>;
  119. };
  120. timer@60005000 {
  121. compatible = "nvidia,tegra30-timer", "nvidia,tegra20-timer";
  122. reg = <0x60005000 0x400>;
  123. interrupts = <0 0 0x04
  124. 0 1 0x04
  125. 0 41 0x04
  126. 0 42 0x04
  127. 0 121 0x04
  128. 0 122 0x04>;
  129. };
  130. tegra_car: clock {
  131. compatible = "nvidia,tegra30-car";
  132. reg = <0x60006000 0x1000>;
  133. #clock-cells = <1>;
  134. };
  135. apbdma: dma {
  136. compatible = "nvidia,tegra30-apbdma", "nvidia,tegra20-apbdma";
  137. reg = <0x6000a000 0x1400>;
  138. interrupts = <0 104 0x04
  139. 0 105 0x04
  140. 0 106 0x04
  141. 0 107 0x04
  142. 0 108 0x04
  143. 0 109 0x04
  144. 0 110 0x04
  145. 0 111 0x04
  146. 0 112 0x04
  147. 0 113 0x04
  148. 0 114 0x04
  149. 0 115 0x04
  150. 0 116 0x04
  151. 0 117 0x04
  152. 0 118 0x04
  153. 0 119 0x04
  154. 0 128 0x04
  155. 0 129 0x04
  156. 0 130 0x04
  157. 0 131 0x04
  158. 0 132 0x04
  159. 0 133 0x04
  160. 0 134 0x04
  161. 0 135 0x04
  162. 0 136 0x04
  163. 0 137 0x04
  164. 0 138 0x04
  165. 0 139 0x04
  166. 0 140 0x04
  167. 0 141 0x04
  168. 0 142 0x04
  169. 0 143 0x04>;
  170. clocks = <&tegra_car 34>;
  171. };
  172. ahb: ahb {
  173. compatible = "nvidia,tegra30-ahb";
  174. reg = <0x6000c004 0x14c>; /* AHB Arbitration + Gizmo Controller */
  175. };
  176. gpio: gpio {
  177. compatible = "nvidia,tegra30-gpio";
  178. reg = <0x6000d000 0x1000>;
  179. interrupts = <0 32 0x04
  180. 0 33 0x04
  181. 0 34 0x04
  182. 0 35 0x04
  183. 0 55 0x04
  184. 0 87 0x04
  185. 0 89 0x04
  186. 0 125 0x04>;
  187. #gpio-cells = <2>;
  188. gpio-controller;
  189. #interrupt-cells = <2>;
  190. interrupt-controller;
  191. };
  192. pinmux: pinmux {
  193. compatible = "nvidia,tegra30-pinmux";
  194. reg = <0x70000868 0xd4 /* Pad control registers */
  195. 0x70003000 0x3e4>; /* Mux registers */
  196. };
  197. /*
  198. * There are two serial driver i.e. 8250 based simple serial
  199. * driver and APB DMA based serial driver for higher baudrate
  200. * and performace. To enable the 8250 based driver, the compatible
  201. * is "nvidia,tegra30-uart", "nvidia,tegra20-uart" and to enable
  202. * the APB DMA based serial driver, the comptible is
  203. * "nvidia,tegra30-hsuart", "nvidia,tegra20-hsuart".
  204. */
  205. uarta: serial@70006000 {
  206. compatible = "nvidia,tegra30-uart", "nvidia,tegra20-uart";
  207. reg = <0x70006000 0x40>;
  208. reg-shift = <2>;
  209. interrupts = <0 36 0x04>;
  210. nvidia,dma-request-selector = <&apbdma 8>;
  211. clocks = <&tegra_car 6>;
  212. status = "disabled";
  213. };
  214. uartb: serial@70006040 {
  215. compatible = "nvidia,tegra30-uart", "nvidia,tegra20-uart";
  216. reg = <0x70006040 0x40>;
  217. reg-shift = <2>;
  218. interrupts = <0 37 0x04>;
  219. nvidia,dma-request-selector = <&apbdma 9>;
  220. clocks = <&tegra_car 160>;
  221. status = "disabled";
  222. };
  223. uartc: serial@70006200 {
  224. compatible = "nvidia,tegra30-uart", "nvidia,tegra20-uart";
  225. reg = <0x70006200 0x100>;
  226. reg-shift = <2>;
  227. interrupts = <0 46 0x04>;
  228. nvidia,dma-request-selector = <&apbdma 10>;
  229. clocks = <&tegra_car 55>;
  230. status = "disabled";
  231. };
  232. uartd: serial@70006300 {
  233. compatible = "nvidia,tegra30-uart", "nvidia,tegra20-uart";
  234. reg = <0x70006300 0x100>;
  235. reg-shift = <2>;
  236. interrupts = <0 90 0x04>;
  237. nvidia,dma-request-selector = <&apbdma 19>;
  238. clocks = <&tegra_car 65>;
  239. status = "disabled";
  240. };
  241. uarte: serial@70006400 {
  242. compatible = "nvidia,tegra30-uart", "nvidia,tegra20-uart";
  243. reg = <0x70006400 0x100>;
  244. reg-shift = <2>;
  245. interrupts = <0 91 0x04>;
  246. nvidia,dma-request-selector = <&apbdma 20>;
  247. clocks = <&tegra_car 66>;
  248. status = "disabled";
  249. };
  250. pwm: pwm {
  251. compatible = "nvidia,tegra30-pwm", "nvidia,tegra20-pwm";
  252. reg = <0x7000a000 0x100>;
  253. #pwm-cells = <2>;
  254. clocks = <&tegra_car 17>;
  255. };
  256. rtc {
  257. compatible = "nvidia,tegra30-rtc", "nvidia,tegra20-rtc";
  258. reg = <0x7000e000 0x100>;
  259. interrupts = <0 2 0x04>;
  260. };
  261. i2c@7000c000 {
  262. compatible = "nvidia,tegra30-i2c", "nvidia,tegra20-i2c";
  263. reg = <0x7000c000 0x100>;
  264. interrupts = <0 38 0x04>;
  265. #address-cells = <1>;
  266. #size-cells = <0>;
  267. clocks = <&tegra_car 12>, <&tegra_car 182>;
  268. clock-names = "div-clk", "fast-clk";
  269. status = "disabled";
  270. };
  271. i2c@7000c400 {
  272. compatible = "nvidia,tegra30-i2c", "nvidia,tegra20-i2c";
  273. reg = <0x7000c400 0x100>;
  274. interrupts = <0 84 0x04>;
  275. #address-cells = <1>;
  276. #size-cells = <0>;
  277. clocks = <&tegra_car 54>, <&tegra_car 182>;
  278. clock-names = "div-clk", "fast-clk";
  279. status = "disabled";
  280. };
  281. i2c@7000c500 {
  282. compatible = "nvidia,tegra30-i2c", "nvidia,tegra20-i2c";
  283. reg = <0x7000c500 0x100>;
  284. interrupts = <0 92 0x04>;
  285. #address-cells = <1>;
  286. #size-cells = <0>;
  287. clocks = <&tegra_car 67>, <&tegra_car 182>;
  288. clock-names = "div-clk", "fast-clk";
  289. status = "disabled";
  290. };
  291. i2c@7000c700 {
  292. compatible = "nvidia,tegra30-i2c", "nvidia,tegra20-i2c";
  293. reg = <0x7000c700 0x100>;
  294. interrupts = <0 120 0x04>;
  295. #address-cells = <1>;
  296. #size-cells = <0>;
  297. clocks = <&tegra_car 103>, <&tegra_car 182>;
  298. clock-names = "div-clk", "fast-clk";
  299. status = "disabled";
  300. };
  301. i2c@7000d000 {
  302. compatible = "nvidia,tegra30-i2c", "nvidia,tegra20-i2c";
  303. reg = <0x7000d000 0x100>;
  304. interrupts = <0 53 0x04>;
  305. #address-cells = <1>;
  306. #size-cells = <0>;
  307. clocks = <&tegra_car 47>, <&tegra_car 182>;
  308. clock-names = "div-clk", "fast-clk";
  309. status = "disabled";
  310. };
  311. spi@7000d400 {
  312. compatible = "nvidia,tegra30-slink", "nvidia,tegra20-slink";
  313. reg = <0x7000d400 0x200>;
  314. interrupts = <0 59 0x04>;
  315. nvidia,dma-request-selector = <&apbdma 15>;
  316. #address-cells = <1>;
  317. #size-cells = <0>;
  318. clocks = <&tegra_car 41>;
  319. status = "disabled";
  320. };
  321. spi@7000d600 {
  322. compatible = "nvidia,tegra30-slink", "nvidia,tegra20-slink";
  323. reg = <0x7000d600 0x200>;
  324. interrupts = <0 82 0x04>;
  325. nvidia,dma-request-selector = <&apbdma 16>;
  326. #address-cells = <1>;
  327. #size-cells = <0>;
  328. clocks = <&tegra_car 44>;
  329. status = "disabled";
  330. };
  331. spi@7000d800 {
  332. compatible = "nvidia,tegra30-slink", "nvidia,tegra20-slink";
  333. reg = <0x7000d800 0x200>;
  334. interrupts = <0 83 0x04>;
  335. nvidia,dma-request-selector = <&apbdma 17>;
  336. #address-cells = <1>;
  337. #size-cells = <0>;
  338. clocks = <&tegra_car 46>;
  339. status = "disabled";
  340. };
  341. spi@7000da00 {
  342. compatible = "nvidia,tegra30-slink", "nvidia,tegra20-slink";
  343. reg = <0x7000da00 0x200>;
  344. interrupts = <0 93 0x04>;
  345. nvidia,dma-request-selector = <&apbdma 18>;
  346. #address-cells = <1>;
  347. #size-cells = <0>;
  348. clocks = <&tegra_car 68>;
  349. status = "disabled";
  350. };
  351. spi@7000dc00 {
  352. compatible = "nvidia,tegra30-slink", "nvidia,tegra20-slink";
  353. reg = <0x7000dc00 0x200>;
  354. interrupts = <0 94 0x04>;
  355. nvidia,dma-request-selector = <&apbdma 27>;
  356. #address-cells = <1>;
  357. #size-cells = <0>;
  358. clocks = <&tegra_car 104>;
  359. status = "disabled";
  360. };
  361. spi@7000de00 {
  362. compatible = "nvidia,tegra30-slink", "nvidia,tegra20-slink";
  363. reg = <0x7000de00 0x200>;
  364. interrupts = <0 79 0x04>;
  365. nvidia,dma-request-selector = <&apbdma 28>;
  366. #address-cells = <1>;
  367. #size-cells = <0>;
  368. clocks = <&tegra_car 105>;
  369. status = "disabled";
  370. };
  371. kbc {
  372. compatible = "nvidia,tegra30-kbc", "nvidia,tegra20-kbc";
  373. reg = <0x7000e200 0x100>;
  374. interrupts = <0 85 0x04>;
  375. clocks = <&tegra_car 36>;
  376. status = "disabled";
  377. };
  378. pmc {
  379. compatible = "nvidia,tegra20-pmc", "nvidia,tegra30-pmc";
  380. reg = <0x7000e400 0x400>;
  381. };
  382. memory-controller {
  383. compatible = "nvidia,tegra30-mc";
  384. reg = <0x7000f000 0x010
  385. 0x7000f03c 0x1b4
  386. 0x7000f200 0x028
  387. 0x7000f284 0x17c>;
  388. interrupts = <0 77 0x04>;
  389. };
  390. iommu {
  391. compatible = "nvidia,tegra30-smmu";
  392. reg = <0x7000f010 0x02c
  393. 0x7000f1f0 0x010
  394. 0x7000f228 0x05c>;
  395. nvidia,#asids = <4>; /* # of ASIDs */
  396. dma-window = <0 0x40000000>; /* IOVA start & length */
  397. nvidia,ahb = <&ahb>;
  398. };
  399. ahub {
  400. compatible = "nvidia,tegra30-ahub";
  401. reg = <0x70080000 0x200
  402. 0x70080200 0x100>;
  403. interrupts = <0 103 0x04>;
  404. nvidia,dma-request-selector = <&apbdma 1>;
  405. clocks = <&tegra_car 106>, <&tegra_car 107>, <&tegra_car 30>,
  406. <&tegra_car 11>, <&tegra_car 18>, <&tegra_car 101>,
  407. <&tegra_car 102>, <&tegra_car 108>, <&tegra_car 109>,
  408. <&tegra_car 110>, <&tegra_car 162>;
  409. clock-names = "d_audio", "apbif", "i2s0", "i2s1", "i2s2",
  410. "i2s3", "i2s4", "dam0", "dam1", "dam2",
  411. "spdif_in";
  412. ranges;
  413. #address-cells = <1>;
  414. #size-cells = <1>;
  415. tegra_i2s0: i2s@70080300 {
  416. compatible = "nvidia,tegra30-i2s";
  417. reg = <0x70080300 0x100>;
  418. nvidia,ahub-cif-ids = <4 4>;
  419. clocks = <&tegra_car 30>;
  420. status = "disabled";
  421. };
  422. tegra_i2s1: i2s@70080400 {
  423. compatible = "nvidia,tegra30-i2s";
  424. reg = <0x70080400 0x100>;
  425. nvidia,ahub-cif-ids = <5 5>;
  426. clocks = <&tegra_car 11>;
  427. status = "disabled";
  428. };
  429. tegra_i2s2: i2s@70080500 {
  430. compatible = "nvidia,tegra30-i2s";
  431. reg = <0x70080500 0x100>;
  432. nvidia,ahub-cif-ids = <6 6>;
  433. clocks = <&tegra_car 18>;
  434. status = "disabled";
  435. };
  436. tegra_i2s3: i2s@70080600 {
  437. compatible = "nvidia,tegra30-i2s";
  438. reg = <0x70080600 0x100>;
  439. nvidia,ahub-cif-ids = <7 7>;
  440. clocks = <&tegra_car 101>;
  441. status = "disabled";
  442. };
  443. tegra_i2s4: i2s@70080700 {
  444. compatible = "nvidia,tegra30-i2s";
  445. reg = <0x70080700 0x100>;
  446. nvidia,ahub-cif-ids = <8 8>;
  447. clocks = <&tegra_car 102>;
  448. status = "disabled";
  449. };
  450. };
  451. sdhci@78000000 {
  452. compatible = "nvidia,tegra30-sdhci", "nvidia,tegra20-sdhci";
  453. reg = <0x78000000 0x200>;
  454. interrupts = <0 14 0x04>;
  455. clocks = <&tegra_car 14>;
  456. status = "disabled";
  457. };
  458. sdhci@78000200 {
  459. compatible = "nvidia,tegra30-sdhci", "nvidia,tegra20-sdhci";
  460. reg = <0x78000200 0x200>;
  461. interrupts = <0 15 0x04>;
  462. clocks = <&tegra_car 9>;
  463. status = "disabled";
  464. };
  465. sdhci@78000400 {
  466. compatible = "nvidia,tegra30-sdhci", "nvidia,tegra20-sdhci";
  467. reg = <0x78000400 0x200>;
  468. interrupts = <0 19 0x04>;
  469. clocks = <&tegra_car 69>;
  470. status = "disabled";
  471. };
  472. sdhci@78000600 {
  473. compatible = "nvidia,tegra30-sdhci", "nvidia,tegra20-sdhci";
  474. reg = <0x78000600 0x200>;
  475. interrupts = <0 31 0x04>;
  476. clocks = <&tegra_car 15>;
  477. status = "disabled";
  478. };
  479. cpus {
  480. #address-cells = <1>;
  481. #size-cells = <0>;
  482. cpu@0 {
  483. device_type = "cpu";
  484. compatible = "arm,cortex-a9";
  485. reg = <0>;
  486. };
  487. cpu@1 {
  488. device_type = "cpu";
  489. compatible = "arm,cortex-a9";
  490. reg = <1>;
  491. };
  492. cpu@2 {
  493. device_type = "cpu";
  494. compatible = "arm,cortex-a9";
  495. reg = <2>;
  496. };
  497. cpu@3 {
  498. device_type = "cpu";
  499. compatible = "arm,cortex-a9";
  500. reg = <3>;
  501. };
  502. };
  503. pmu {
  504. compatible = "arm,cortex-a9-pmu";
  505. interrupts = <0 144 0x04
  506. 0 145 0x04
  507. 0 146 0x04
  508. 0 147 0x04>;
  509. };
  510. };