tegra20.dtsi 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552
  1. /include/ "skeleton.dtsi"
  2. / {
  3. compatible = "nvidia,tegra20";
  4. interrupt-parent = <&intc>;
  5. aliases {
  6. serial0 = &uarta;
  7. serial1 = &uartb;
  8. serial2 = &uartc;
  9. serial3 = &uartd;
  10. serial4 = &uarte;
  11. };
  12. host1x {
  13. compatible = "nvidia,tegra20-host1x", "simple-bus";
  14. reg = <0x50000000 0x00024000>;
  15. interrupts = <0 65 0x04 /* mpcore syncpt */
  16. 0 67 0x04>; /* mpcore general */
  17. clocks = <&tegra_car 28>;
  18. #address-cells = <1>;
  19. #size-cells = <1>;
  20. ranges = <0x54000000 0x54000000 0x04000000>;
  21. mpe {
  22. compatible = "nvidia,tegra20-mpe";
  23. reg = <0x54040000 0x00040000>;
  24. interrupts = <0 68 0x04>;
  25. clocks = <&tegra_car 60>;
  26. };
  27. vi {
  28. compatible = "nvidia,tegra20-vi";
  29. reg = <0x54080000 0x00040000>;
  30. interrupts = <0 69 0x04>;
  31. clocks = <&tegra_car 100>;
  32. };
  33. epp {
  34. compatible = "nvidia,tegra20-epp";
  35. reg = <0x540c0000 0x00040000>;
  36. interrupts = <0 70 0x04>;
  37. clocks = <&tegra_car 19>;
  38. };
  39. isp {
  40. compatible = "nvidia,tegra20-isp";
  41. reg = <0x54100000 0x00040000>;
  42. interrupts = <0 71 0x04>;
  43. clocks = <&tegra_car 23>;
  44. };
  45. gr2d {
  46. compatible = "nvidia,tegra20-gr2d";
  47. reg = <0x54140000 0x00040000>;
  48. interrupts = <0 72 0x04>;
  49. clocks = <&tegra_car 21>;
  50. };
  51. gr3d {
  52. compatible = "nvidia,tegra20-gr3d";
  53. reg = <0x54180000 0x00040000>;
  54. clocks = <&tegra_car 24>;
  55. };
  56. dc@54200000 {
  57. compatible = "nvidia,tegra20-dc";
  58. reg = <0x54200000 0x00040000>;
  59. interrupts = <0 73 0x04>;
  60. clocks = <&tegra_car 27>, <&tegra_car 121>;
  61. clock-names = "disp1", "parent";
  62. rgb {
  63. status = "disabled";
  64. };
  65. };
  66. dc@54240000 {
  67. compatible = "nvidia,tegra20-dc";
  68. reg = <0x54240000 0x00040000>;
  69. interrupts = <0 74 0x04>;
  70. clocks = <&tegra_car 26>, <&tegra_car 121>;
  71. clock-names = "disp2", "parent";
  72. rgb {
  73. status = "disabled";
  74. };
  75. };
  76. hdmi {
  77. compatible = "nvidia,tegra20-hdmi";
  78. reg = <0x54280000 0x00040000>;
  79. interrupts = <0 75 0x04>;
  80. clocks = <&tegra_car 51>, <&tegra_car 117>;
  81. clock-names = "hdmi", "parent";
  82. status = "disabled";
  83. };
  84. tvo {
  85. compatible = "nvidia,tegra20-tvo";
  86. reg = <0x542c0000 0x00040000>;
  87. interrupts = <0 76 0x04>;
  88. clocks = <&tegra_car 102>;
  89. status = "disabled";
  90. };
  91. dsi {
  92. compatible = "nvidia,tegra20-dsi";
  93. reg = <0x54300000 0x00040000>;
  94. clocks = <&tegra_car 48>;
  95. status = "disabled";
  96. };
  97. };
  98. timer@50004600 {
  99. compatible = "arm,cortex-a9-twd-timer";
  100. reg = <0x50040600 0x20>;
  101. interrupts = <1 13 0x304>;
  102. clocks = <&tegra_car 132>;
  103. };
  104. intc: interrupt-controller {
  105. compatible = "arm,cortex-a9-gic";
  106. reg = <0x50041000 0x1000
  107. 0x50040100 0x0100>;
  108. interrupt-controller;
  109. #interrupt-cells = <3>;
  110. };
  111. cache-controller {
  112. compatible = "arm,pl310-cache";
  113. reg = <0x50043000 0x1000>;
  114. arm,data-latency = <5 5 2>;
  115. arm,tag-latency = <4 4 2>;
  116. cache-unified;
  117. cache-level = <2>;
  118. };
  119. timer@60005000 {
  120. compatible = "nvidia,tegra20-timer";
  121. reg = <0x60005000 0x60>;
  122. interrupts = <0 0 0x04
  123. 0 1 0x04
  124. 0 41 0x04
  125. 0 42 0x04>;
  126. };
  127. tegra_car: clock {
  128. compatible = "nvidia,tegra20-car";
  129. reg = <0x60006000 0x1000>;
  130. #clock-cells = <1>;
  131. };
  132. apbdma: dma {
  133. compatible = "nvidia,tegra20-apbdma";
  134. reg = <0x6000a000 0x1200>;
  135. interrupts = <0 104 0x04
  136. 0 105 0x04
  137. 0 106 0x04
  138. 0 107 0x04
  139. 0 108 0x04
  140. 0 109 0x04
  141. 0 110 0x04
  142. 0 111 0x04
  143. 0 112 0x04
  144. 0 113 0x04
  145. 0 114 0x04
  146. 0 115 0x04
  147. 0 116 0x04
  148. 0 117 0x04
  149. 0 118 0x04
  150. 0 119 0x04>;
  151. clocks = <&tegra_car 34>;
  152. };
  153. ahb {
  154. compatible = "nvidia,tegra20-ahb";
  155. reg = <0x6000c004 0x10c>; /* AHB Arbitration + Gizmo Controller */
  156. };
  157. gpio: gpio {
  158. compatible = "nvidia,tegra20-gpio";
  159. reg = <0x6000d000 0x1000>;
  160. interrupts = <0 32 0x04
  161. 0 33 0x04
  162. 0 34 0x04
  163. 0 35 0x04
  164. 0 55 0x04
  165. 0 87 0x04
  166. 0 89 0x04>;
  167. #gpio-cells = <2>;
  168. gpio-controller;
  169. #interrupt-cells = <2>;
  170. interrupt-controller;
  171. };
  172. pinmux: pinmux {
  173. compatible = "nvidia,tegra20-pinmux";
  174. reg = <0x70000014 0x10 /* Tri-state registers */
  175. 0x70000080 0x20 /* Mux registers */
  176. 0x700000a0 0x14 /* Pull-up/down registers */
  177. 0x70000868 0xa8>; /* Pad control registers */
  178. };
  179. das {
  180. compatible = "nvidia,tegra20-das";
  181. reg = <0x70000c00 0x80>;
  182. };
  183. tegra_ac97: ac97 {
  184. compatible = "nvidia,tegra20-ac97";
  185. reg = <0x70002000 0x200>;
  186. interrupts = <0 81 0x04>;
  187. nvidia,dma-request-selector = <&apbdma 12>;
  188. clocks = <&tegra_car 3>;
  189. status = "disabled";
  190. };
  191. tegra_i2s1: i2s@70002800 {
  192. compatible = "nvidia,tegra20-i2s";
  193. reg = <0x70002800 0x200>;
  194. interrupts = <0 13 0x04>;
  195. nvidia,dma-request-selector = <&apbdma 2>;
  196. clocks = <&tegra_car 11>;
  197. status = "disabled";
  198. };
  199. tegra_i2s2: i2s@70002a00 {
  200. compatible = "nvidia,tegra20-i2s";
  201. reg = <0x70002a00 0x200>;
  202. interrupts = <0 3 0x04>;
  203. nvidia,dma-request-selector = <&apbdma 1>;
  204. clocks = <&tegra_car 18>;
  205. status = "disabled";
  206. };
  207. /*
  208. * There are two serial driver i.e. 8250 based simple serial
  209. * driver and APB DMA based serial driver for higher baudrate
  210. * and performace. To enable the 8250 based driver, the compatible
  211. * is "nvidia,tegra20-uart" and to enable the APB DMA based serial
  212. * driver, the comptible is "nvidia,tegra20-hsuart".
  213. */
  214. uarta: serial@70006000 {
  215. compatible = "nvidia,tegra20-uart";
  216. reg = <0x70006000 0x40>;
  217. reg-shift = <2>;
  218. interrupts = <0 36 0x04>;
  219. nvidia,dma-request-selector = <&apbdma 8>;
  220. clocks = <&tegra_car 6>;
  221. status = "disabled";
  222. };
  223. uartb: serial@70006040 {
  224. compatible = "nvidia,tegra20-uart";
  225. reg = <0x70006040 0x40>;
  226. reg-shift = <2>;
  227. interrupts = <0 37 0x04>;
  228. nvidia,dma-request-selector = <&apbdma 9>;
  229. clocks = <&tegra_car 96>;
  230. status = "disabled";
  231. };
  232. uartc: serial@70006200 {
  233. compatible = "nvidia,tegra20-uart";
  234. reg = <0x70006200 0x100>;
  235. reg-shift = <2>;
  236. interrupts = <0 46 0x04>;
  237. nvidia,dma-request-selector = <&apbdma 10>;
  238. clocks = <&tegra_car 55>;
  239. status = "disabled";
  240. };
  241. uartd: serial@70006300 {
  242. compatible = "nvidia,tegra20-uart";
  243. reg = <0x70006300 0x100>;
  244. reg-shift = <2>;
  245. interrupts = <0 90 0x04>;
  246. nvidia,dma-request-selector = <&apbdma 19>;
  247. clocks = <&tegra_car 65>;
  248. status = "disabled";
  249. };
  250. uarte: serial@70006400 {
  251. compatible = "nvidia,tegra20-uart";
  252. reg = <0x70006400 0x100>;
  253. reg-shift = <2>;
  254. interrupts = <0 91 0x04>;
  255. nvidia,dma-request-selector = <&apbdma 20>;
  256. clocks = <&tegra_car 66>;
  257. status = "disabled";
  258. };
  259. pwm: pwm {
  260. compatible = "nvidia,tegra20-pwm";
  261. reg = <0x7000a000 0x100>;
  262. #pwm-cells = <2>;
  263. clocks = <&tegra_car 17>;
  264. };
  265. rtc {
  266. compatible = "nvidia,tegra20-rtc";
  267. reg = <0x7000e000 0x100>;
  268. interrupts = <0 2 0x04>;
  269. };
  270. i2c@7000c000 {
  271. compatible = "nvidia,tegra20-i2c";
  272. reg = <0x7000c000 0x100>;
  273. interrupts = <0 38 0x04>;
  274. #address-cells = <1>;
  275. #size-cells = <0>;
  276. clocks = <&tegra_car 12>, <&tegra_car 124>;
  277. clock-names = "div-clk", "fast-clk";
  278. status = "disabled";
  279. };
  280. spi@7000c380 {
  281. compatible = "nvidia,tegra20-sflash";
  282. reg = <0x7000c380 0x80>;
  283. interrupts = <0 39 0x04>;
  284. nvidia,dma-request-selector = <&apbdma 11>;
  285. #address-cells = <1>;
  286. #size-cells = <0>;
  287. clocks = <&tegra_car 43>;
  288. status = "disabled";
  289. };
  290. i2c@7000c400 {
  291. compatible = "nvidia,tegra20-i2c";
  292. reg = <0x7000c400 0x100>;
  293. interrupts = <0 84 0x04>;
  294. #address-cells = <1>;
  295. #size-cells = <0>;
  296. clocks = <&tegra_car 54>, <&tegra_car 124>;
  297. clock-names = "div-clk", "fast-clk";
  298. status = "disabled";
  299. };
  300. i2c@7000c500 {
  301. compatible = "nvidia,tegra20-i2c";
  302. reg = <0x7000c500 0x100>;
  303. interrupts = <0 92 0x04>;
  304. #address-cells = <1>;
  305. #size-cells = <0>;
  306. clocks = <&tegra_car 67>, <&tegra_car 124>;
  307. clock-names = "div-clk", "fast-clk";
  308. status = "disabled";
  309. };
  310. i2c@7000d000 {
  311. compatible = "nvidia,tegra20-i2c-dvc";
  312. reg = <0x7000d000 0x200>;
  313. interrupts = <0 53 0x04>;
  314. #address-cells = <1>;
  315. #size-cells = <0>;
  316. clocks = <&tegra_car 47>, <&tegra_car 124>;
  317. clock-names = "div-clk", "fast-clk";
  318. status = "disabled";
  319. };
  320. spi@7000d400 {
  321. compatible = "nvidia,tegra20-slink";
  322. reg = <0x7000d400 0x200>;
  323. interrupts = <0 59 0x04>;
  324. nvidia,dma-request-selector = <&apbdma 15>;
  325. #address-cells = <1>;
  326. #size-cells = <0>;
  327. clocks = <&tegra_car 41>;
  328. status = "disabled";
  329. };
  330. spi@7000d600 {
  331. compatible = "nvidia,tegra20-slink";
  332. reg = <0x7000d600 0x200>;
  333. interrupts = <0 82 0x04>;
  334. nvidia,dma-request-selector = <&apbdma 16>;
  335. #address-cells = <1>;
  336. #size-cells = <0>;
  337. clocks = <&tegra_car 44>;
  338. status = "disabled";
  339. };
  340. spi@7000d800 {
  341. compatible = "nvidia,tegra20-slink";
  342. reg = <0x7000d800 0x200>;
  343. interrupts = <0 83 0x04>;
  344. nvidia,dma-request-selector = <&apbdma 17>;
  345. #address-cells = <1>;
  346. #size-cells = <0>;
  347. clocks = <&tegra_car 46>;
  348. status = "disabled";
  349. };
  350. spi@7000da00 {
  351. compatible = "nvidia,tegra20-slink";
  352. reg = <0x7000da00 0x200>;
  353. interrupts = <0 93 0x04>;
  354. nvidia,dma-request-selector = <&apbdma 18>;
  355. #address-cells = <1>;
  356. #size-cells = <0>;
  357. clocks = <&tegra_car 68>;
  358. status = "disabled";
  359. };
  360. kbc {
  361. compatible = "nvidia,tegra20-kbc";
  362. reg = <0x7000e200 0x100>;
  363. interrupts = <0 85 0x04>;
  364. clocks = <&tegra_car 36>;
  365. status = "disabled";
  366. };
  367. pmc {
  368. compatible = "nvidia,tegra20-pmc";
  369. reg = <0x7000e400 0x400>;
  370. };
  371. memory-controller@7000f000 {
  372. compatible = "nvidia,tegra20-mc";
  373. reg = <0x7000f000 0x024
  374. 0x7000f03c 0x3c4>;
  375. interrupts = <0 77 0x04>;
  376. };
  377. iommu {
  378. compatible = "nvidia,tegra20-gart";
  379. reg = <0x7000f024 0x00000018 /* controller registers */
  380. 0x58000000 0x02000000>; /* GART aperture */
  381. };
  382. memory-controller@7000f400 {
  383. compatible = "nvidia,tegra20-emc";
  384. reg = <0x7000f400 0x200>;
  385. #address-cells = <1>;
  386. #size-cells = <0>;
  387. };
  388. phy1: usb-phy@c5000400 {
  389. compatible = "nvidia,tegra20-usb-phy";
  390. reg = <0xc5000400 0x3c00>;
  391. phy_type = "utmi";
  392. nvidia,has-legacy-mode;
  393. clocks = <&tegra_car 22>, <&tegra_car 127>;
  394. clock-names = "phy", "pll_u";
  395. };
  396. phy2: usb-phy@c5004400 {
  397. compatible = "nvidia,tegra20-usb-phy";
  398. reg = <0xc5004400 0x3c00>;
  399. phy_type = "ulpi";
  400. clocks = <&tegra_car 94>, <&tegra_car 127>;
  401. clock-names = "phy", "pll_u";
  402. };
  403. phy3: usb-phy@c5008400 {
  404. compatible = "nvidia,tegra20-usb-phy";
  405. reg = <0xc5008400 0x3C00>;
  406. phy_type = "utmi";
  407. clocks = <&tegra_car 22>, <&tegra_car 127>;
  408. clock-names = "phy", "pll_u";
  409. };
  410. usb@c5000000 {
  411. compatible = "nvidia,tegra20-ehci", "usb-ehci";
  412. reg = <0xc5000000 0x4000>;
  413. interrupts = <0 20 0x04>;
  414. phy_type = "utmi";
  415. nvidia,has-legacy-mode;
  416. clocks = <&tegra_car 22>;
  417. nvidia,needs-double-reset;
  418. nvidia,phy = <&phy1>;
  419. status = "disabled";
  420. };
  421. usb@c5004000 {
  422. compatible = "nvidia,tegra20-ehci", "usb-ehci";
  423. reg = <0xc5004000 0x4000>;
  424. interrupts = <0 21 0x04>;
  425. phy_type = "ulpi";
  426. clocks = <&tegra_car 58>;
  427. nvidia,phy = <&phy2>;
  428. status = "disabled";
  429. };
  430. usb@c5008000 {
  431. compatible = "nvidia,tegra20-ehci", "usb-ehci";
  432. reg = <0xc5008000 0x4000>;
  433. interrupts = <0 97 0x04>;
  434. phy_type = "utmi";
  435. clocks = <&tegra_car 59>;
  436. nvidia,phy = <&phy3>;
  437. status = "disabled";
  438. };
  439. sdhci@c8000000 {
  440. compatible = "nvidia,tegra20-sdhci";
  441. reg = <0xc8000000 0x200>;
  442. interrupts = <0 14 0x04>;
  443. clocks = <&tegra_car 14>;
  444. status = "disabled";
  445. };
  446. sdhci@c8000200 {
  447. compatible = "nvidia,tegra20-sdhci";
  448. reg = <0xc8000200 0x200>;
  449. interrupts = <0 15 0x04>;
  450. clocks = <&tegra_car 9>;
  451. status = "disabled";
  452. };
  453. sdhci@c8000400 {
  454. compatible = "nvidia,tegra20-sdhci";
  455. reg = <0xc8000400 0x200>;
  456. interrupts = <0 19 0x04>;
  457. clocks = <&tegra_car 69>;
  458. status = "disabled";
  459. };
  460. sdhci@c8000600 {
  461. compatible = "nvidia,tegra20-sdhci";
  462. reg = <0xc8000600 0x200>;
  463. interrupts = <0 31 0x04>;
  464. clocks = <&tegra_car 15>;
  465. status = "disabled";
  466. };
  467. cpus {
  468. #address-cells = <1>;
  469. #size-cells = <0>;
  470. cpu@0 {
  471. device_type = "cpu";
  472. compatible = "arm,cortex-a9";
  473. reg = <0>;
  474. };
  475. cpu@1 {
  476. device_type = "cpu";
  477. compatible = "arm,cortex-a9";
  478. reg = <1>;
  479. };
  480. };
  481. pmu {
  482. compatible = "arm,cortex-a9-pmu";
  483. interrupts = <0 56 0x04
  484. 0 57 0x04>;
  485. };
  486. };