marco.dtsi 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756
  1. /*
  2. * DTS file for CSR SiRFmarco SoC
  3. *
  4. * Copyright (c) 2012 Cambridge Silicon Radio Limited, a CSR plc group company.
  5. *
  6. * Licensed under GPLv2 or later.
  7. */
  8. /include/ "skeleton.dtsi"
  9. / {
  10. compatible = "sirf,marco";
  11. #address-cells = <1>;
  12. #size-cells = <1>;
  13. interrupt-parent = <&gic>;
  14. cpus {
  15. #address-cells = <1>;
  16. #size-cells = <0>;
  17. cpu@0 {
  18. device_type = "cpu";
  19. compatible = "arm,cortex-a9";
  20. reg = <0>;
  21. };
  22. cpu@1 {
  23. device_type = "cpu";
  24. compatible = "arm,cortex-a9";
  25. reg = <1>;
  26. };
  27. };
  28. axi {
  29. compatible = "simple-bus";
  30. #address-cells = <1>;
  31. #size-cells = <1>;
  32. ranges = <0x40000000 0x40000000 0xa0000000>;
  33. l2-cache-controller@c0030000 {
  34. compatible = "sirf,marco-pl310-cache", "arm,pl310-cache";
  35. reg = <0xc0030000 0x1000>;
  36. interrupts = <0 59 0>;
  37. arm,tag-latency = <1 1 1>;
  38. arm,data-latency = <1 1 1>;
  39. arm,filter-ranges = <0x40000000 0x80000000>;
  40. };
  41. gic: interrupt-controller@c0011000 {
  42. compatible = "arm,cortex-a9-gic";
  43. interrupt-controller;
  44. #interrupt-cells = <3>;
  45. reg = <0xc0011000 0x1000>,
  46. <0xc0010100 0x0100>;
  47. };
  48. rstc-iobg {
  49. compatible = "simple-bus";
  50. #address-cells = <1>;
  51. #size-cells = <1>;
  52. ranges = <0xc2000000 0xc2000000 0x1000000>;
  53. reset-controller@c2000000 {
  54. compatible = "sirf,marco-rstc";
  55. reg = <0xc2000000 0x10000>;
  56. };
  57. };
  58. sys-iobg {
  59. compatible = "simple-bus";
  60. #address-cells = <1>;
  61. #size-cells = <1>;
  62. ranges = <0xc3000000 0xc3000000 0x1000000>;
  63. clock-controller@c3000000 {
  64. compatible = "sirf,marco-clkc";
  65. reg = <0xc3000000 0x1000>;
  66. interrupts = <0 3 0>;
  67. };
  68. rsc-controller@c3010000 {
  69. compatible = "sirf,marco-rsc";
  70. reg = <0xc3010000 0x1000>;
  71. };
  72. };
  73. mem-iobg {
  74. compatible = "simple-bus";
  75. #address-cells = <1>;
  76. #size-cells = <1>;
  77. ranges = <0xc4000000 0xc4000000 0x1000000>;
  78. memory-controller@c4000000 {
  79. compatible = "sirf,marco-memc";
  80. reg = <0xc4000000 0x10000>;
  81. interrupts = <0 27 0>;
  82. };
  83. };
  84. disp-iobg0 {
  85. compatible = "simple-bus";
  86. #address-cells = <1>;
  87. #size-cells = <1>;
  88. ranges = <0xc5000000 0xc5000000 0x1000000>;
  89. display0@c5000000 {
  90. compatible = "sirf,marco-lcd";
  91. reg = <0xc5000000 0x10000>;
  92. interrupts = <0 30 0>;
  93. };
  94. vpp0@c5010000 {
  95. compatible = "sirf,marco-vpp";
  96. reg = <0xc5010000 0x10000>;
  97. interrupts = <0 31 0>;
  98. };
  99. };
  100. disp-iobg1 {
  101. compatible = "simple-bus";
  102. #address-cells = <1>;
  103. #size-cells = <1>;
  104. ranges = <0xc6000000 0xc6000000 0x1000000>;
  105. display1@c6000000 {
  106. compatible = "sirf,marco-lcd";
  107. reg = <0xc6000000 0x10000>;
  108. interrupts = <0 62 0>;
  109. };
  110. vpp1@c6010000 {
  111. compatible = "sirf,marco-vpp";
  112. reg = <0xc6010000 0x10000>;
  113. interrupts = <0 63 0>;
  114. };
  115. };
  116. graphics-iobg {
  117. compatible = "simple-bus";
  118. #address-cells = <1>;
  119. #size-cells = <1>;
  120. ranges = <0xc8000000 0xc8000000 0x1000000>;
  121. graphics@c8000000 {
  122. compatible = "powervr,sgx540";
  123. reg = <0xc8000000 0x1000000>;
  124. interrupts = <0 6 0>;
  125. };
  126. };
  127. multimedia-iobg {
  128. compatible = "simple-bus";
  129. #address-cells = <1>;
  130. #size-cells = <1>;
  131. ranges = <0xc9000000 0xc9000000 0x1000000>;
  132. multimedia@a0000000 {
  133. compatible = "sirf,marco-video-codec";
  134. reg = <0xc9000000 0x1000000>;
  135. interrupts = <0 5 0>;
  136. };
  137. };
  138. dsp-iobg {
  139. compatible = "simple-bus";
  140. #address-cells = <1>;
  141. #size-cells = <1>;
  142. ranges = <0xca000000 0xca000000 0x2000000>;
  143. dspif@ca000000 {
  144. compatible = "sirf,marco-dspif";
  145. reg = <0xca000000 0x10000>;
  146. interrupts = <0 9 0>;
  147. };
  148. gps@ca010000 {
  149. compatible = "sirf,marco-gps";
  150. reg = <0xca010000 0x10000>;
  151. interrupts = <0 7 0>;
  152. };
  153. dsp@cb000000 {
  154. compatible = "sirf,marco-dsp";
  155. reg = <0xcb000000 0x1000000>;
  156. interrupts = <0 8 0>;
  157. };
  158. };
  159. peri-iobg {
  160. compatible = "simple-bus";
  161. #address-cells = <1>;
  162. #size-cells = <1>;
  163. ranges = <0xcc000000 0xcc000000 0x2000000>;
  164. timer@cc020000 {
  165. compatible = "sirf,marco-tick";
  166. reg = <0xcc020000 0x1000>;
  167. interrupts = <0 0 0>,
  168. <0 1 0>,
  169. <0 2 0>,
  170. <0 49 0>,
  171. <0 50 0>,
  172. <0 51 0>;
  173. };
  174. nand@cc030000 {
  175. compatible = "sirf,marco-nand";
  176. reg = <0xcc030000 0x10000>;
  177. interrupts = <0 41 0>;
  178. };
  179. audio@cc040000 {
  180. compatible = "sirf,marco-audio";
  181. reg = <0xcc040000 0x10000>;
  182. interrupts = <0 35 0>;
  183. };
  184. uart0: uart@cc050000 {
  185. cell-index = <0>;
  186. compatible = "sirf,marco-uart";
  187. reg = <0xcc050000 0x1000>;
  188. interrupts = <0 17 0>;
  189. fifosize = <128>;
  190. status = "disabled";
  191. };
  192. uart1: uart@cc060000 {
  193. cell-index = <1>;
  194. compatible = "sirf,marco-uart";
  195. reg = <0xcc060000 0x1000>;
  196. interrupts = <0 18 0>;
  197. fifosize = <32>;
  198. status = "disabled";
  199. };
  200. uart2: uart@cc070000 {
  201. cell-index = <2>;
  202. compatible = "sirf,marco-uart";
  203. reg = <0xcc070000 0x1000>;
  204. interrupts = <0 19 0>;
  205. fifosize = <128>;
  206. status = "disabled";
  207. };
  208. uart3: uart@cc190000 {
  209. cell-index = <3>;
  210. compatible = "sirf,marco-uart";
  211. reg = <0xcc190000 0x1000>;
  212. interrupts = <0 66 0>;
  213. fifosize = <128>;
  214. status = "disabled";
  215. };
  216. uart4: uart@cc1a0000 {
  217. cell-index = <4>;
  218. compatible = "sirf,marco-uart";
  219. reg = <0xcc1a0000 0x1000>;
  220. interrupts = <0 69 0>;
  221. fifosize = <128>;
  222. status = "disabled";
  223. };
  224. usp0: usp@cc080000 {
  225. cell-index = <0>;
  226. compatible = "sirf,marco-usp";
  227. reg = <0xcc080000 0x10000>;
  228. interrupts = <0 20 0>;
  229. status = "disabled";
  230. };
  231. usp1: usp@cc090000 {
  232. cell-index = <1>;
  233. compatible = "sirf,marco-usp";
  234. reg = <0xcc090000 0x10000>;
  235. interrupts = <0 21 0>;
  236. status = "disabled";
  237. };
  238. usp2: usp@cc0a0000 {
  239. cell-index = <2>;
  240. compatible = "sirf,marco-usp";
  241. reg = <0xcc0a0000 0x10000>;
  242. interrupts = <0 22 0>;
  243. status = "disabled";
  244. };
  245. dmac0: dma-controller@cc0b0000 {
  246. cell-index = <0>;
  247. compatible = "sirf,marco-dmac";
  248. reg = <0xcc0b0000 0x10000>;
  249. interrupts = <0 12 0>;
  250. };
  251. dmac1: dma-controller@cc160000 {
  252. cell-index = <1>;
  253. compatible = "sirf,marco-dmac";
  254. reg = <0xcc160000 0x10000>;
  255. interrupts = <0 13 0>;
  256. };
  257. vip@cc0c0000 {
  258. compatible = "sirf,marco-vip";
  259. reg = <0xcc0c0000 0x10000>;
  260. };
  261. spi0: spi@cc0d0000 {
  262. cell-index = <0>;
  263. compatible = "sirf,marco-spi";
  264. reg = <0xcc0d0000 0x10000>;
  265. interrupts = <0 15 0>;
  266. sirf,spi-num-chipselects = <1>;
  267. cs-gpios = <&gpio 0 0>;
  268. sirf,spi-dma-rx-channel = <25>;
  269. sirf,spi-dma-tx-channel = <20>;
  270. #address-cells = <1>;
  271. #size-cells = <0>;
  272. status = "disabled";
  273. };
  274. spi1: spi@cc170000 {
  275. cell-index = <1>;
  276. compatible = "sirf,marco-spi";
  277. reg = <0xcc170000 0x10000>;
  278. interrupts = <0 16 0>;
  279. sirf,spi-num-chipselects = <1>;
  280. cs-gpios = <&gpio 0 0>;
  281. sirf,spi-dma-rx-channel = <12>;
  282. sirf,spi-dma-tx-channel = <13>;
  283. #address-cells = <1>;
  284. #size-cells = <0>;
  285. status = "disabled";
  286. };
  287. i2c0: i2c@cc0e0000 {
  288. cell-index = <0>;
  289. compatible = "sirf,marco-i2c";
  290. reg = <0xcc0e0000 0x10000>;
  291. interrupts = <0 24 0>;
  292. #address-cells = <1>;
  293. #size-cells = <0>;
  294. status = "disabled";
  295. };
  296. i2c1: i2c@cc0f0000 {
  297. cell-index = <1>;
  298. compatible = "sirf,marco-i2c";
  299. reg = <0xcc0f0000 0x10000>;
  300. interrupts = <0 25 0>;
  301. #address-cells = <1>;
  302. #size-cells = <0>;
  303. status = "disabled";
  304. };
  305. tsc@cc110000 {
  306. compatible = "sirf,marco-tsc";
  307. reg = <0xcc110000 0x10000>;
  308. interrupts = <0 33 0>;
  309. };
  310. gpio: pinctrl@cc120000 {
  311. #gpio-cells = <2>;
  312. #interrupt-cells = <2>;
  313. compatible = "sirf,marco-pinctrl";
  314. reg = <0xcc120000 0x10000>;
  315. interrupts = <0 43 0>,
  316. <0 44 0>,
  317. <0 45 0>,
  318. <0 46 0>,
  319. <0 47 0>;
  320. gpio-controller;
  321. interrupt-controller;
  322. lcd_16pins_a: lcd0_0 {
  323. lcd {
  324. sirf,pins = "lcd_16bitsgrp";
  325. sirf,function = "lcd_16bits";
  326. };
  327. };
  328. lcd_18pins_a: lcd0_1 {
  329. lcd {
  330. sirf,pins = "lcd_18bitsgrp";
  331. sirf,function = "lcd_18bits";
  332. };
  333. };
  334. lcd_24pins_a: lcd0_2 {
  335. lcd {
  336. sirf,pins = "lcd_24bitsgrp";
  337. sirf,function = "lcd_24bits";
  338. };
  339. };
  340. lcdrom_pins_a: lcdrom0_0 {
  341. lcd {
  342. sirf,pins = "lcdromgrp";
  343. sirf,function = "lcdrom";
  344. };
  345. };
  346. uart0_pins_a: uart0_0 {
  347. uart {
  348. sirf,pins = "uart0grp";
  349. sirf,function = "uart0";
  350. };
  351. };
  352. uart1_pins_a: uart1_0 {
  353. uart {
  354. sirf,pins = "uart1grp";
  355. sirf,function = "uart1";
  356. };
  357. };
  358. uart2_pins_a: uart2_0 {
  359. uart {
  360. sirf,pins = "uart2grp";
  361. sirf,function = "uart2";
  362. };
  363. };
  364. uart2_noflow_pins_a: uart2_1 {
  365. uart {
  366. sirf,pins = "uart2_nostreamctrlgrp";
  367. sirf,function = "uart2_nostreamctrl";
  368. };
  369. };
  370. spi0_pins_a: spi0_0 {
  371. spi {
  372. sirf,pins = "spi0grp";
  373. sirf,function = "spi0";
  374. };
  375. };
  376. spi1_pins_a: spi1_0 {
  377. spi {
  378. sirf,pins = "spi1grp";
  379. sirf,function = "spi1";
  380. };
  381. };
  382. i2c0_pins_a: i2c0_0 {
  383. i2c {
  384. sirf,pins = "i2c0grp";
  385. sirf,function = "i2c0";
  386. };
  387. };
  388. i2c1_pins_a: i2c1_0 {
  389. i2c {
  390. sirf,pins = "i2c1grp";
  391. sirf,function = "i2c1";
  392. };
  393. };
  394. pwm0_pins_a: pwm0_0 {
  395. pwm {
  396. sirf,pins = "pwm0grp";
  397. sirf,function = "pwm0";
  398. };
  399. };
  400. pwm1_pins_a: pwm1_0 {
  401. pwm {
  402. sirf,pins = "pwm1grp";
  403. sirf,function = "pwm1";
  404. };
  405. };
  406. pwm2_pins_a: pwm2_0 {
  407. pwm {
  408. sirf,pins = "pwm2grp";
  409. sirf,function = "pwm2";
  410. };
  411. };
  412. pwm3_pins_a: pwm3_0 {
  413. pwm {
  414. sirf,pins = "pwm3grp";
  415. sirf,function = "pwm3";
  416. };
  417. };
  418. gps_pins_a: gps_0 {
  419. gps {
  420. sirf,pins = "gpsgrp";
  421. sirf,function = "gps";
  422. };
  423. };
  424. vip_pins_a: vip_0 {
  425. vip {
  426. sirf,pins = "vipgrp";
  427. sirf,function = "vip";
  428. };
  429. };
  430. sdmmc0_pins_a: sdmmc0_0 {
  431. sdmmc0 {
  432. sirf,pins = "sdmmc0grp";
  433. sirf,function = "sdmmc0";
  434. };
  435. };
  436. sdmmc1_pins_a: sdmmc1_0 {
  437. sdmmc1 {
  438. sirf,pins = "sdmmc1grp";
  439. sirf,function = "sdmmc1";
  440. };
  441. };
  442. sdmmc2_pins_a: sdmmc2_0 {
  443. sdmmc2 {
  444. sirf,pins = "sdmmc2grp";
  445. sirf,function = "sdmmc2";
  446. };
  447. };
  448. sdmmc3_pins_a: sdmmc3_0 {
  449. sdmmc3 {
  450. sirf,pins = "sdmmc3grp";
  451. sirf,function = "sdmmc3";
  452. };
  453. };
  454. sdmmc4_pins_a: sdmmc4_0 {
  455. sdmmc4 {
  456. sirf,pins = "sdmmc4grp";
  457. sirf,function = "sdmmc4";
  458. };
  459. };
  460. sdmmc5_pins_a: sdmmc5_0 {
  461. sdmmc5 {
  462. sirf,pins = "sdmmc5grp";
  463. sirf,function = "sdmmc5";
  464. };
  465. };
  466. i2s_pins_a: i2s_0 {
  467. i2s {
  468. sirf,pins = "i2sgrp";
  469. sirf,function = "i2s";
  470. };
  471. };
  472. ac97_pins_a: ac97_0 {
  473. ac97 {
  474. sirf,pins = "ac97grp";
  475. sirf,function = "ac97";
  476. };
  477. };
  478. nand_pins_a: nand_0 {
  479. nand {
  480. sirf,pins = "nandgrp";
  481. sirf,function = "nand";
  482. };
  483. };
  484. usp0_pins_a: usp0_0 {
  485. usp0 {
  486. sirf,pins = "usp0grp";
  487. sirf,function = "usp0";
  488. };
  489. };
  490. usp1_pins_a: usp1_0 {
  491. usp1 {
  492. sirf,pins = "usp1grp";
  493. sirf,function = "usp1";
  494. };
  495. };
  496. usp2_pins_a: usp2_0 {
  497. usp2 {
  498. sirf,pins = "usp2grp";
  499. sirf,function = "usp2";
  500. };
  501. };
  502. usb0_utmi_drvbus_pins_a: usb0_utmi_drvbus_0 {
  503. usb0_utmi_drvbus {
  504. sirf,pins = "usb0_utmi_drvbusgrp";
  505. sirf,function = "usb0_utmi_drvbus";
  506. };
  507. };
  508. usb1_utmi_drvbus_pins_a: usb1_utmi_drvbus_0 {
  509. usb1_utmi_drvbus {
  510. sirf,pins = "usb1_utmi_drvbusgrp";
  511. sirf,function = "usb1_utmi_drvbus";
  512. };
  513. };
  514. warm_rst_pins_a: warm_rst_0 {
  515. warm_rst {
  516. sirf,pins = "warm_rstgrp";
  517. sirf,function = "warm_rst";
  518. };
  519. };
  520. pulse_count_pins_a: pulse_count_0 {
  521. pulse_count {
  522. sirf,pins = "pulse_countgrp";
  523. sirf,function = "pulse_count";
  524. };
  525. };
  526. cko0_rst_pins_a: cko0_rst_0 {
  527. cko0_rst {
  528. sirf,pins = "cko0_rstgrp";
  529. sirf,function = "cko0_rst";
  530. };
  531. };
  532. cko1_rst_pins_a: cko1_rst_0 {
  533. cko1_rst {
  534. sirf,pins = "cko1_rstgrp";
  535. sirf,function = "cko1_rst";
  536. };
  537. };
  538. };
  539. pwm@cc130000 {
  540. compatible = "sirf,marco-pwm";
  541. reg = <0xcc130000 0x10000>;
  542. };
  543. efusesys@cc140000 {
  544. compatible = "sirf,marco-efuse";
  545. reg = <0xcc140000 0x10000>;
  546. };
  547. pulsec@cc150000 {
  548. compatible = "sirf,marco-pulsec";
  549. reg = <0xcc150000 0x10000>;
  550. interrupts = <0 48 0>;
  551. };
  552. pci-iobg {
  553. compatible = "sirf,marco-pciiobg", "simple-bus";
  554. #address-cells = <1>;
  555. #size-cells = <1>;
  556. ranges = <0xcd000000 0xcd000000 0x1000000>;
  557. sd0: sdhci@cd000000 {
  558. cell-index = <0>;
  559. compatible = "sirf,marco-sdhc";
  560. reg = <0xcd000000 0x100000>;
  561. interrupts = <0 38 0>;
  562. status = "disabled";
  563. };
  564. sd1: sdhci@cd100000 {
  565. cell-index = <1>;
  566. compatible = "sirf,marco-sdhc";
  567. reg = <0xcd100000 0x100000>;
  568. interrupts = <0 38 0>;
  569. status = "disabled";
  570. };
  571. sd2: sdhci@cd200000 {
  572. cell-index = <2>;
  573. compatible = "sirf,marco-sdhc";
  574. reg = <0xcd200000 0x100000>;
  575. interrupts = <0 23 0>;
  576. status = "disabled";
  577. };
  578. sd3: sdhci@cd300000 {
  579. cell-index = <3>;
  580. compatible = "sirf,marco-sdhc";
  581. reg = <0xcd300000 0x100000>;
  582. interrupts = <0 23 0>;
  583. status = "disabled";
  584. };
  585. sd4: sdhci@cd400000 {
  586. cell-index = <4>;
  587. compatible = "sirf,marco-sdhc";
  588. reg = <0xcd400000 0x100000>;
  589. interrupts = <0 39 0>;
  590. status = "disabled";
  591. };
  592. sd5: sdhci@cd500000 {
  593. cell-index = <5>;
  594. compatible = "sirf,marco-sdhc";
  595. reg = <0xcd500000 0x100000>;
  596. interrupts = <0 39 0>;
  597. status = "disabled";
  598. };
  599. pci-copy@cd900000 {
  600. compatible = "sirf,marco-pcicp";
  601. reg = <0xcd900000 0x100000>;
  602. interrupts = <0 40 0>;
  603. };
  604. rom-interface@cda00000 {
  605. compatible = "sirf,marco-romif";
  606. reg = <0xcda00000 0x100000>;
  607. };
  608. };
  609. };
  610. rtc-iobg {
  611. compatible = "sirf,marco-rtciobg", "sirf-marco-rtciobg-bus";
  612. #address-cells = <1>;
  613. #size-cells = <1>;
  614. reg = <0xc1000000 0x10000>;
  615. gpsrtc@1000 {
  616. compatible = "sirf,marco-gpsrtc";
  617. reg = <0x1000 0x1000>;
  618. interrupts = <0 55 0>,
  619. <0 56 0>,
  620. <0 57 0>;
  621. };
  622. sysrtc@2000 {
  623. compatible = "sirf,marco-sysrtc";
  624. reg = <0x2000 0x1000>;
  625. interrupts = <0 52 0>,
  626. <0 53 0>,
  627. <0 54 0>;
  628. };
  629. pwrc@3000 {
  630. compatible = "sirf,marco-pwrc";
  631. reg = <0x3000 0x1000>;
  632. interrupts = <0 32 0>;
  633. };
  634. };
  635. uus-iobg {
  636. compatible = "simple-bus";
  637. #address-cells = <1>;
  638. #size-cells = <1>;
  639. ranges = <0xce000000 0xce000000 0x1000000>;
  640. usb0: usb@ce000000 {
  641. compatible = "chipidea,ci13611a-marco";
  642. reg = <0xce000000 0x10000>;
  643. interrupts = <0 10 0>;
  644. };
  645. usb1: usb@ce010000 {
  646. compatible = "chipidea,ci13611a-marco";
  647. reg = <0xce010000 0x10000>;
  648. interrupts = <0 11 0>;
  649. };
  650. security@ce020000 {
  651. compatible = "sirf,marco-security";
  652. reg = <0xce020000 0x10000>;
  653. interrupts = <0 42 0>;
  654. };
  655. };
  656. can-iobg {
  657. compatible = "simple-bus";
  658. #address-cells = <1>;
  659. #size-cells = <1>;
  660. ranges = <0xd0000000 0xd0000000 0x1000000>;
  661. can0: can@d0000000 {
  662. compatible = "sirf,marco-can";
  663. reg = <0xd0000000 0x10000>;
  664. };
  665. can1: can@d0010000 {
  666. compatible = "sirf,marco-can";
  667. reg = <0xd0010000 0x10000>;
  668. };
  669. };
  670. lvds-iobg {
  671. compatible = "simple-bus";
  672. #address-cells = <1>;
  673. #size-cells = <1>;
  674. ranges = <0xd1000000 0xd1000000 0x1000000>;
  675. lvds@d1000000 {
  676. compatible = "sirf,marco-lvds";
  677. reg = <0xd1000000 0x10000>;
  678. interrupts = <0 64 0>;
  679. };
  680. };
  681. };
  682. };