imx51.dtsi 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614
  1. /*
  2. * Copyright 2011 Freescale Semiconductor, Inc.
  3. * Copyright 2011 Linaro Ltd.
  4. *
  5. * The code contained herein is licensed under the GNU General Public
  6. * License. You may obtain a copy of the GNU General Public License
  7. * Version 2 or later at the following locations:
  8. *
  9. * http://www.opensource.org/licenses/gpl-license.html
  10. * http://www.gnu.org/copyleft/gpl.html
  11. */
  12. /include/ "skeleton.dtsi"
  13. / {
  14. aliases {
  15. serial0 = &uart1;
  16. serial1 = &uart2;
  17. serial2 = &uart3;
  18. gpio0 = &gpio1;
  19. gpio1 = &gpio2;
  20. gpio2 = &gpio3;
  21. gpio3 = &gpio4;
  22. };
  23. tzic: tz-interrupt-controller@e0000000 {
  24. compatible = "fsl,imx51-tzic", "fsl,tzic";
  25. interrupt-controller;
  26. #interrupt-cells = <1>;
  27. reg = <0xe0000000 0x4000>;
  28. };
  29. clocks {
  30. #address-cells = <1>;
  31. #size-cells = <0>;
  32. ckil {
  33. compatible = "fsl,imx-ckil", "fixed-clock";
  34. clock-frequency = <32768>;
  35. };
  36. ckih1 {
  37. compatible = "fsl,imx-ckih1", "fixed-clock";
  38. clock-frequency = <22579200>;
  39. };
  40. ckih2 {
  41. compatible = "fsl,imx-ckih2", "fixed-clock";
  42. clock-frequency = <0>;
  43. };
  44. osc {
  45. compatible = "fsl,imx-osc", "fixed-clock";
  46. clock-frequency = <24000000>;
  47. };
  48. };
  49. soc {
  50. #address-cells = <1>;
  51. #size-cells = <1>;
  52. compatible = "simple-bus";
  53. interrupt-parent = <&tzic>;
  54. ranges;
  55. ipu: ipu@40000000 {
  56. #crtc-cells = <1>;
  57. compatible = "fsl,imx51-ipu";
  58. reg = <0x40000000 0x20000000>;
  59. interrupts = <11 10>;
  60. };
  61. aips@70000000 { /* AIPS1 */
  62. compatible = "fsl,aips-bus", "simple-bus";
  63. #address-cells = <1>;
  64. #size-cells = <1>;
  65. reg = <0x70000000 0x10000000>;
  66. ranges;
  67. spba@70000000 {
  68. compatible = "fsl,spba-bus", "simple-bus";
  69. #address-cells = <1>;
  70. #size-cells = <1>;
  71. reg = <0x70000000 0x40000>;
  72. ranges;
  73. esdhc1: esdhc@70004000 {
  74. compatible = "fsl,imx51-esdhc";
  75. reg = <0x70004000 0x4000>;
  76. interrupts = <1>;
  77. clocks = <&clks 44>, <&clks 0>, <&clks 71>;
  78. clock-names = "ipg", "ahb", "per";
  79. status = "disabled";
  80. };
  81. esdhc2: esdhc@70008000 {
  82. compatible = "fsl,imx51-esdhc";
  83. reg = <0x70008000 0x4000>;
  84. interrupts = <2>;
  85. clocks = <&clks 45>, <&clks 0>, <&clks 72>;
  86. clock-names = "ipg", "ahb", "per";
  87. bus-width = <4>;
  88. status = "disabled";
  89. };
  90. uart3: serial@7000c000 {
  91. compatible = "fsl,imx51-uart", "fsl,imx21-uart";
  92. reg = <0x7000c000 0x4000>;
  93. interrupts = <33>;
  94. clocks = <&clks 32>, <&clks 33>;
  95. clock-names = "ipg", "per";
  96. status = "disabled";
  97. };
  98. ecspi1: ecspi@70010000 {
  99. #address-cells = <1>;
  100. #size-cells = <0>;
  101. compatible = "fsl,imx51-ecspi";
  102. reg = <0x70010000 0x4000>;
  103. interrupts = <36>;
  104. clocks = <&clks 51>, <&clks 52>;
  105. clock-names = "ipg", "per";
  106. status = "disabled";
  107. };
  108. ssi2: ssi@70014000 {
  109. compatible = "fsl,imx51-ssi", "fsl,imx21-ssi";
  110. reg = <0x70014000 0x4000>;
  111. interrupts = <30>;
  112. clocks = <&clks 49>;
  113. fsl,fifo-depth = <15>;
  114. fsl,ssi-dma-events = <25 24 23 22>; /* TX0 RX0 TX1 RX1 */
  115. status = "disabled";
  116. };
  117. esdhc3: esdhc@70020000 {
  118. compatible = "fsl,imx51-esdhc";
  119. reg = <0x70020000 0x4000>;
  120. interrupts = <3>;
  121. clocks = <&clks 46>, <&clks 0>, <&clks 73>;
  122. clock-names = "ipg", "ahb", "per";
  123. bus-width = <4>;
  124. status = "disabled";
  125. };
  126. esdhc4: esdhc@70024000 {
  127. compatible = "fsl,imx51-esdhc";
  128. reg = <0x70024000 0x4000>;
  129. interrupts = <4>;
  130. clocks = <&clks 47>, <&clks 0>, <&clks 74>;
  131. clock-names = "ipg", "ahb", "per";
  132. bus-width = <4>;
  133. status = "disabled";
  134. };
  135. };
  136. usbotg: usb@73f80000 {
  137. compatible = "fsl,imx51-usb", "fsl,imx27-usb";
  138. reg = <0x73f80000 0x0200>;
  139. interrupts = <18>;
  140. status = "disabled";
  141. };
  142. usbh1: usb@73f80200 {
  143. compatible = "fsl,imx51-usb", "fsl,imx27-usb";
  144. reg = <0x73f80200 0x0200>;
  145. interrupts = <14>;
  146. status = "disabled";
  147. };
  148. usbh2: usb@73f80400 {
  149. compatible = "fsl,imx51-usb", "fsl,imx27-usb";
  150. reg = <0x73f80400 0x0200>;
  151. interrupts = <16>;
  152. status = "disabled";
  153. };
  154. usbh3: usb@73f80600 {
  155. compatible = "fsl,imx51-usb", "fsl,imx27-usb";
  156. reg = <0x73f80600 0x0200>;
  157. interrupts = <17>;
  158. status = "disabled";
  159. };
  160. gpio1: gpio@73f84000 {
  161. compatible = "fsl,imx51-gpio", "fsl,imx35-gpio";
  162. reg = <0x73f84000 0x4000>;
  163. interrupts = <50 51>;
  164. gpio-controller;
  165. #gpio-cells = <2>;
  166. interrupt-controller;
  167. #interrupt-cells = <2>;
  168. };
  169. gpio2: gpio@73f88000 {
  170. compatible = "fsl,imx51-gpio", "fsl,imx35-gpio";
  171. reg = <0x73f88000 0x4000>;
  172. interrupts = <52 53>;
  173. gpio-controller;
  174. #gpio-cells = <2>;
  175. interrupt-controller;
  176. #interrupt-cells = <2>;
  177. };
  178. gpio3: gpio@73f8c000 {
  179. compatible = "fsl,imx51-gpio", "fsl,imx35-gpio";
  180. reg = <0x73f8c000 0x4000>;
  181. interrupts = <54 55>;
  182. gpio-controller;
  183. #gpio-cells = <2>;
  184. interrupt-controller;
  185. #interrupt-cells = <2>;
  186. };
  187. gpio4: gpio@73f90000 {
  188. compatible = "fsl,imx51-gpio", "fsl,imx35-gpio";
  189. reg = <0x73f90000 0x4000>;
  190. interrupts = <56 57>;
  191. gpio-controller;
  192. #gpio-cells = <2>;
  193. interrupt-controller;
  194. #interrupt-cells = <2>;
  195. };
  196. kpp: kpp@73f94000 {
  197. compatible = "fsl,imx51-kpp", "fsl,imx21-kpp";
  198. reg = <0x73f94000 0x4000>;
  199. interrupts = <60>;
  200. clocks = <&clks 0>;
  201. status = "disabled";
  202. };
  203. wdog1: wdog@73f98000 {
  204. compatible = "fsl,imx51-wdt", "fsl,imx21-wdt";
  205. reg = <0x73f98000 0x4000>;
  206. interrupts = <58>;
  207. clocks = <&clks 0>;
  208. };
  209. wdog2: wdog@73f9c000 {
  210. compatible = "fsl,imx51-wdt", "fsl,imx21-wdt";
  211. reg = <0x73f9c000 0x4000>;
  212. interrupts = <59>;
  213. clocks = <&clks 0>;
  214. status = "disabled";
  215. };
  216. iomuxc: iomuxc@73fa8000 {
  217. compatible = "fsl,imx51-iomuxc";
  218. reg = <0x73fa8000 0x4000>;
  219. audmux {
  220. pinctrl_audmux_1: audmuxgrp-1 {
  221. fsl,pins = <
  222. 384 0x80000000 /* MX51_PAD_AUD3_BB_TXD__AUD3_TXD */
  223. 386 0x80000000 /* MX51_PAD_AUD3_BB_RXD__AUD3_RXD */
  224. 389 0x80000000 /* MX51_PAD_AUD3_BB_CK__AUD3_TXC */
  225. 391 0x80000000 /* MX51_PAD_AUD3_BB_FS__AUD3_TXFS */
  226. >;
  227. };
  228. };
  229. fec {
  230. pinctrl_fec_1: fecgrp-1 {
  231. fsl,pins = <
  232. 128 0x80000000 /* MX51_PAD_EIM_EB2__FEC_MDIO */
  233. 134 0x80000000 /* MX51_PAD_EIM_EB3__FEC_RDATA1 */
  234. 146 0x80000000 /* MX51_PAD_EIM_CS2__FEC_RDATA2 */
  235. 152 0x80000000 /* MX51_PAD_EIM_CS3__FEC_RDATA3 */
  236. 158 0x80000000 /* MX51_PAD_EIM_CS4__FEC_RX_ER */
  237. 165 0x80000000 /* MX51_PAD_EIM_CS5__FEC_CRS */
  238. 206 0x80000000 /* MX51_PAD_NANDF_RB2__FEC_COL */
  239. 213 0x80000000 /* MX51_PAD_NANDF_RB3__FEC_RX_CLK */
  240. 293 0x80000000 /* MX51_PAD_NANDF_D9__FEC_RDATA0 */
  241. 298 0x80000000 /* MX51_PAD_NANDF_D8__FEC_TDATA0 */
  242. 225 0x80000000 /* MX51_PAD_NANDF_CS2__FEC_TX_ER */
  243. 231 0x80000000 /* MX51_PAD_NANDF_CS3__FEC_MDC */
  244. 237 0x80000000 /* MX51_PAD_NANDF_CS4__FEC_TDATA1 */
  245. 243 0x80000000 /* MX51_PAD_NANDF_CS5__FEC_TDATA2 */
  246. 250 0x80000000 /* MX51_PAD_NANDF_CS6__FEC_TDATA3 */
  247. 255 0x80000000 /* MX51_PAD_NANDF_CS7__FEC_TX_EN */
  248. 260 0x80000000 /* MX51_PAD_NANDF_RDY_INT__FEC_TX_CLK */
  249. >;
  250. };
  251. pinctrl_fec_2: fecgrp-2 {
  252. fsl,pins = <
  253. 589 0x80000000 /* MX51_PAD_DI_GP3__FEC_TX_ER */
  254. 592 0x80000000 /* MX51_PAD_DI2_PIN4__FEC_CRS */
  255. 594 0x80000000 /* MX51_PAD_DI2_PIN2__FEC_MDC */
  256. 596 0x80000000 /* MX51_PAD_DI2_PIN3__FEC_MDIO */
  257. 598 0x80000000 /* MX51_PAD_DI2_DISP_CLK__FEC_RDATA1 */
  258. 602 0x80000000 /* MX51_PAD_DI_GP4__FEC_RDATA2 */
  259. 604 0x80000000 /* MX51_PAD_DISP2_DAT0__FEC_RDATA3 */
  260. 609 0x80000000 /* MX51_PAD_DISP2_DAT1__FEC_RX_ER */
  261. 618 0x80000000 /* MX51_PAD_DISP2_DAT6__FEC_TDATA1 */
  262. 623 0x80000000 /* MX51_PAD_DISP2_DAT7__FEC_TDATA2 */
  263. 628 0x80000000 /* MX51_PAD_DISP2_DAT8__FEC_TDATA3 */
  264. 634 0x80000000 /* MX51_PAD_DISP2_DAT9__FEC_TX_EN */
  265. 639 0x80000000 /* MX51_PAD_DISP2_DAT10__FEC_COL */
  266. 644 0x80000000 /* MX51_PAD_DISP2_DAT11__FEC_RX_CLK */
  267. 649 0x80000000 /* MX51_PAD_DISP2_DAT12__FEC_RX_DV */
  268. 653 0x80000000 /* MX51_PAD_DISP2_DAT13__FEC_TX_CLK */
  269. 657 0x80000000 /* MX51_PAD_DISP2_DAT14__FEC_RDATA0 */
  270. 662 0x80000000 /* MX51_PAD_DISP2_DAT15__FEC_TDATA0 */
  271. >;
  272. };
  273. };
  274. ecspi1 {
  275. pinctrl_ecspi1_1: ecspi1grp-1 {
  276. fsl,pins = <
  277. 398 0x185 /* MX51_PAD_CSPI1_MISO__ECSPI1_MISO */
  278. 394 0x185 /* MX51_PAD_CSPI1_MOSI__ECSPI1_MOSI */
  279. 409 0x185 /* MX51_PAD_CSPI1_SCLK__ECSPI1_SCLK */
  280. >;
  281. };
  282. };
  283. esdhc1 {
  284. pinctrl_esdhc1_1: esdhc1grp-1 {
  285. fsl,pins = <
  286. 666 0x400020d5 /* MX51_PAD_SD1_CMD__SD1_CMD */
  287. 669 0x20d5 /* MX51_PAD_SD1_CLK__SD1_CLK */
  288. 672 0x20d5 /* MX51_PAD_SD1_DATA0__SD1_DATA0 */
  289. 678 0x20d5 /* MX51_PAD_SD1_DATA1__SD1_DATA1 */
  290. 684 0x20d5 /* MX51_PAD_SD1_DATA2__SD1_DATA2 */
  291. 691 0x20d5 /* MX51_PAD_SD1_DATA3__SD1_DATA3 */
  292. >;
  293. };
  294. };
  295. esdhc2 {
  296. pinctrl_esdhc2_1: esdhc2grp-1 {
  297. fsl,pins = <
  298. 704 0x400020d5 /* MX51_PAD_SD2_CMD__SD2_CMD */
  299. 707 0x20d5 /* MX51_PAD_SD2_CLK__SD2_CLK */
  300. 710 0x20d5 /* MX51_PAD_SD2_DATA0__SD2_DATA0 */
  301. 712 0x20d5 /* MX51_PAD_SD2_DATA1__SD2_DATA1 */
  302. 715 0x20d5 /* MX51_PAD_SD2_DATA2__SD2_DATA2 */
  303. 719 0x20d5 /* MX51_PAD_SD2_DATA3__SD2_DATA3 */
  304. >;
  305. };
  306. };
  307. i2c2 {
  308. pinctrl_i2c2_1: i2c2grp-1 {
  309. fsl,pins = <
  310. 449 0x400001ed /* MX51_PAD_KEY_COL4__I2C2_SCL */
  311. 454 0x400001ed /* MX51_PAD_KEY_COL5__I2C2_SDA */
  312. >;
  313. };
  314. };
  315. ipu_disp1 {
  316. pinctrl_ipu_disp1_1: ipudisp1grp-1 {
  317. fsl,pins = <
  318. 528 0x5 /* MX51_PAD_DISP1_DAT0__DISP1_DAT0 */
  319. 529 0x5 /* MX51_PAD_DISP1_DAT1__DISP1_DAT1 */
  320. 530 0x5 /* MX51_PAD_DISP1_DAT2__DISP1_DAT2 */
  321. 531 0x5 /* MX51_PAD_DISP1_DAT3__DISP1_DAT3 */
  322. 532 0x5 /* MX51_PAD_DISP1_DAT4__DISP1_DAT4 */
  323. 533 0x5 /* MX51_PAD_DISP1_DAT5__DISP1_DAT5 */
  324. 535 0x5 /* MX51_PAD_DISP1_DAT6__DISP1_DAT6 */
  325. 537 0x5 /* MX51_PAD_DISP1_DAT7__DISP1_DAT7 */
  326. 539 0x5 /* MX51_PAD_DISP1_DAT8__DISP1_DAT8 */
  327. 541 0x5 /* MX51_PAD_DISP1_DAT9__DISP1_DAT9 */
  328. 543 0x5 /* MX51_PAD_DISP1_DAT10__DISP1_DAT10 */
  329. 545 0x5 /* MX51_PAD_DISP1_DAT11__DISP1_DAT11 */
  330. 547 0x5 /* MX51_PAD_DISP1_DAT12__DISP1_DAT12 */
  331. 549 0x5 /* MX51_PAD_DISP1_DAT13__DISP1_DAT13 */
  332. 551 0x5 /* MX51_PAD_DISP1_DAT14__DISP1_DAT14 */
  333. 553 0x5 /* MX51_PAD_DISP1_DAT15__DISP1_DAT15 */
  334. 555 0x5 /* MX51_PAD_DISP1_DAT16__DISP1_DAT16 */
  335. 557 0x5 /* MX51_PAD_DISP1_DAT17__DISP1_DAT17 */
  336. 559 0x5 /* MX51_PAD_DISP1_DAT18__DISP1_DAT18 */
  337. 563 0x5 /* MX51_PAD_DISP1_DAT19__DISP1_DAT19 */
  338. 567 0x5 /* MX51_PAD_DISP1_DAT20__DISP1_DAT20 */
  339. 571 0x5 /* MX51_PAD_DISP1_DAT21__DISP1_DAT21 */
  340. 575 0x5 /* MX51_PAD_DISP1_DAT22__DISP1_DAT22 */
  341. 579 0x5 /* MX51_PAD_DISP1_DAT23__DISP1_DAT23 */
  342. 584 0x5 /* MX51_PAD_DI1_PIN2__DI1_PIN2 (hsync) */
  343. 583 0x5 /* MX51_PAD_DI1_PIN3__DI1_PIN3 (vsync) */
  344. >;
  345. };
  346. };
  347. ipu_disp2 {
  348. pinctrl_ipu_disp2_1: ipudisp2grp-1 {
  349. fsl,pins = <
  350. 603 0x5 /* MX51_PAD_DISP2_DAT0__DISP2_DAT0 */
  351. 608 0x5 /* MX51_PAD_DISP2_DAT1__DISP2_DAT1 */
  352. 613 0x5 /* MX51_PAD_DISP2_DAT2__DISP2_DAT2 */
  353. 614 0x5 /* MX51_PAD_DISP2_DAT3__DISP2_DAT3 */
  354. 615 0x5 /* MX51_PAD_DISP2_DAT4__DISP2_DAT4 */
  355. 616 0x5 /* MX51_PAD_DISP2_DAT5__DISP2_DAT5 */
  356. 617 0x5 /* MX51_PAD_DISP2_DAT6__DISP2_DAT6 */
  357. 622 0x5 /* MX51_PAD_DISP2_DAT7__DISP2_DAT7 */
  358. 627 0x5 /* MX51_PAD_DISP2_DAT8__DISP2_DAT8 */
  359. 633 0x5 /* MX51_PAD_DISP2_DAT9__DISP2_DAT9 */
  360. 637 0x5 /* MX51_PAD_DISP2_DAT10__DISP2_DAT10 */
  361. 643 0x5 /* MX51_PAD_DISP2_DAT11__DISP2_DAT11 */
  362. 648 0x5 /* MX51_PAD_DISP2_DAT12__DISP2_DAT12 */
  363. 652 0x5 /* MX51_PAD_DISP2_DAT13__DISP2_DAT13 */
  364. 656 0x5 /* MX51_PAD_DISP2_DAT14__DISP2_DAT14 */
  365. 661 0x5 /* MX51_PAD_DISP2_DAT15__DISP2_DAT15 */
  366. 593 0x5 /* MX51_PAD_DI2_PIN2__DI2_PIN2 (hsync) */
  367. 595 0x5 /* MX51_PAD_DI2_PIN3__DI2_PIN3 (vsync) */
  368. 597 0x5 /* MX51_PAD_DI2_DISP_CLK__DI2_DISP_CLK */
  369. 599 0x5 /* MX51_PAD_DI_GP4__DI2_PIN15 */
  370. >;
  371. };
  372. };
  373. uart1 {
  374. pinctrl_uart1_1: uart1grp-1 {
  375. fsl,pins = <
  376. 413 0x1c5 /* MX51_PAD_UART1_RXD__UART1_RXD */
  377. 416 0x1c5 /* MX51_PAD_UART1_TXD__UART1_TXD */
  378. 418 0x1c5 /* MX51_PAD_UART1_RTS__UART1_RTS */
  379. 420 0x1c5 /* MX51_PAD_UART1_CTS__UART1_CTS */
  380. >;
  381. };
  382. };
  383. uart2 {
  384. pinctrl_uart2_1: uart2grp-1 {
  385. fsl,pins = <
  386. 423 0x1c5 /* MX51_PAD_UART2_RXD__UART2_RXD */
  387. 426 0x1c5 /* MX51_PAD_UART2_TXD__UART2_TXD */
  388. >;
  389. };
  390. };
  391. uart3 {
  392. pinctrl_uart3_1: uart3grp-1 {
  393. fsl,pins = <
  394. 54 0x1c5 /* MX51_PAD_EIM_D25__UART3_RXD */
  395. 59 0x1c5 /* MX51_PAD_EIM_D26__UART3_TXD */
  396. 65 0x1c5 /* MX51_PAD_EIM_D27__UART3_RTS */
  397. 49 0x1c5 /* MX51_PAD_EIM_D24__UART3_CTS */
  398. >;
  399. };
  400. pinctrl_uart3_2: uart3grp-2 {
  401. fsl,pins = <
  402. 434 0x1c5 /* MX51_PAD_UART3_RXD__UART3_RXD */
  403. 430 0x1c5 /* MX51_PAD_UART3_TXD__UART3_TXD */
  404. >;
  405. };
  406. };
  407. kpp {
  408. pinctrl_kpp_1: kppgrp-1 {
  409. fsl,pins = <
  410. 438 0xe0 /* MX51_PAD_KEY_ROW0__KEY_ROW0 */
  411. 439 0xe0 /* MX51_PAD_KEY_ROW1__KEY_ROW1 */
  412. 440 0xe0 /* MX51_PAD_KEY_ROW2__KEY_ROW2 */
  413. 441 0xe0 /* MX51_PAD_KEY_ROW3__KEY_ROW3 */
  414. 442 0xe8 /* MX51_PAD_KEY_COL0__KEY_COL0 */
  415. 444 0xe8 /* MX51_PAD_KEY_COL1__KEY_COL1 */
  416. 446 0xe8 /* MX51_PAD_KEY_COL2__KEY_COL2 */
  417. 448 0xe8 /* MX51_PAD_KEY_COL3__KEY_COL3 */
  418. >;
  419. };
  420. };
  421. };
  422. pwm1: pwm@73fb4000 {
  423. #pwm-cells = <2>;
  424. compatible = "fsl,imx51-pwm", "fsl,imx27-pwm";
  425. reg = <0x73fb4000 0x4000>;
  426. clocks = <&clks 37>, <&clks 38>;
  427. clock-names = "ipg", "per";
  428. interrupts = <61>;
  429. };
  430. pwm2: pwm@73fb8000 {
  431. #pwm-cells = <2>;
  432. compatible = "fsl,imx51-pwm", "fsl,imx27-pwm";
  433. reg = <0x73fb8000 0x4000>;
  434. clocks = <&clks 39>, <&clks 40>;
  435. clock-names = "ipg", "per";
  436. interrupts = <94>;
  437. };
  438. uart1: serial@73fbc000 {
  439. compatible = "fsl,imx51-uart", "fsl,imx21-uart";
  440. reg = <0x73fbc000 0x4000>;
  441. interrupts = <31>;
  442. clocks = <&clks 28>, <&clks 29>;
  443. clock-names = "ipg", "per";
  444. status = "disabled";
  445. };
  446. uart2: serial@73fc0000 {
  447. compatible = "fsl,imx51-uart", "fsl,imx21-uart";
  448. reg = <0x73fc0000 0x4000>;
  449. interrupts = <32>;
  450. clocks = <&clks 30>, <&clks 31>;
  451. clock-names = "ipg", "per";
  452. status = "disabled";
  453. };
  454. clks: ccm@73fd4000{
  455. compatible = "fsl,imx51-ccm";
  456. reg = <0x73fd4000 0x4000>;
  457. interrupts = <0 71 0x04 0 72 0x04>;
  458. #clock-cells = <1>;
  459. };
  460. };
  461. aips@80000000 { /* AIPS2 */
  462. compatible = "fsl,aips-bus", "simple-bus";
  463. #address-cells = <1>;
  464. #size-cells = <1>;
  465. reg = <0x80000000 0x10000000>;
  466. ranges;
  467. ecspi2: ecspi@83fac000 {
  468. #address-cells = <1>;
  469. #size-cells = <0>;
  470. compatible = "fsl,imx51-ecspi";
  471. reg = <0x83fac000 0x4000>;
  472. interrupts = <37>;
  473. clocks = <&clks 53>, <&clks 54>;
  474. clock-names = "ipg", "per";
  475. status = "disabled";
  476. };
  477. sdma: sdma@83fb0000 {
  478. compatible = "fsl,imx51-sdma", "fsl,imx35-sdma";
  479. reg = <0x83fb0000 0x4000>;
  480. interrupts = <6>;
  481. clocks = <&clks 56>, <&clks 56>;
  482. clock-names = "ipg", "ahb";
  483. fsl,sdma-ram-script-name = "imx/sdma/sdma-imx51.bin";
  484. };
  485. cspi: cspi@83fc0000 {
  486. #address-cells = <1>;
  487. #size-cells = <0>;
  488. compatible = "fsl,imx51-cspi", "fsl,imx35-cspi";
  489. reg = <0x83fc0000 0x4000>;
  490. interrupts = <38>;
  491. clocks = <&clks 55>, <&clks 0>;
  492. clock-names = "ipg", "per";
  493. status = "disabled";
  494. };
  495. i2c2: i2c@83fc4000 {
  496. #address-cells = <1>;
  497. #size-cells = <0>;
  498. compatible = "fsl,imx51-i2c", "fsl,imx21-i2c";
  499. reg = <0x83fc4000 0x4000>;
  500. interrupts = <63>;
  501. clocks = <&clks 35>;
  502. status = "disabled";
  503. };
  504. i2c1: i2c@83fc8000 {
  505. #address-cells = <1>;
  506. #size-cells = <0>;
  507. compatible = "fsl,imx51-i2c", "fsl,imx21-i2c";
  508. reg = <0x83fc8000 0x4000>;
  509. interrupts = <62>;
  510. clocks = <&clks 34>;
  511. status = "disabled";
  512. };
  513. ssi1: ssi@83fcc000 {
  514. compatible = "fsl,imx51-ssi", "fsl,imx21-ssi";
  515. reg = <0x83fcc000 0x4000>;
  516. interrupts = <29>;
  517. clocks = <&clks 48>;
  518. fsl,fifo-depth = <15>;
  519. fsl,ssi-dma-events = <29 28 27 26>; /* TX0 RX0 TX1 RX1 */
  520. status = "disabled";
  521. };
  522. audmux: audmux@83fd0000 {
  523. compatible = "fsl,imx51-audmux", "fsl,imx31-audmux";
  524. reg = <0x83fd0000 0x4000>;
  525. status = "disabled";
  526. };
  527. nfc: nand@83fdb000 {
  528. compatible = "fsl,imx51-nand";
  529. reg = <0x83fdb000 0x1000 0xcfff0000 0x10000>;
  530. interrupts = <8>;
  531. clocks = <&clks 60>;
  532. status = "disabled";
  533. };
  534. ssi3: ssi@83fe8000 {
  535. compatible = "fsl,imx51-ssi", "fsl,imx21-ssi";
  536. reg = <0x83fe8000 0x4000>;
  537. interrupts = <96>;
  538. clocks = <&clks 50>;
  539. fsl,fifo-depth = <15>;
  540. fsl,ssi-dma-events = <47 46 37 35>; /* TX0 RX0 TX1 RX1 */
  541. status = "disabled";
  542. };
  543. fec: ethernet@83fec000 {
  544. compatible = "fsl,imx51-fec", "fsl,imx27-fec";
  545. reg = <0x83fec000 0x4000>;
  546. interrupts = <87>;
  547. clocks = <&clks 42>, <&clks 42>, <&clks 42>;
  548. clock-names = "ipg", "ahb", "ptp";
  549. status = "disabled";
  550. };
  551. };
  552. };
  553. };