imx31.dtsi 2.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105
  1. /*
  2. * Copyright 2012 Denis 'GNUtoo' Carikli <GNUtoo@no-log.org>
  3. *
  4. * The code contained herein is licensed under the GNU General Public
  5. * License. You may obtain a copy of the GNU General Public License
  6. * Version 2 or later at the following locations:
  7. *
  8. * http://www.opensource.org/licenses/gpl-license.html
  9. * http://www.gnu.org/copyleft/gpl.html
  10. */
  11. /include/ "skeleton.dtsi"
  12. / {
  13. aliases {
  14. serial0 = &uart1;
  15. serial1 = &uart2;
  16. serial2 = &uart3;
  17. serial3 = &uart4;
  18. serial4 = &uart5;
  19. };
  20. avic: avic-interrupt-controller@60000000 {
  21. compatible = "fsl,imx31-avic", "fsl,avic";
  22. interrupt-controller;
  23. #interrupt-cells = <1>;
  24. reg = <0x60000000 0x100000>;
  25. };
  26. soc {
  27. #address-cells = <1>;
  28. #size-cells = <1>;
  29. compatible = "simple-bus";
  30. interrupt-parent = <&avic>;
  31. ranges;
  32. aips@43f00000 { /* AIPS1 */
  33. compatible = "fsl,aips-bus", "simple-bus";
  34. #address-cells = <1>;
  35. #size-cells = <1>;
  36. reg = <0x43f00000 0x100000>;
  37. ranges;
  38. uart1: serial@43f90000 {
  39. compatible = "fsl,imx31-uart", "fsl,imx21-uart";
  40. reg = <0x43f90000 0x4000>;
  41. interrupts = <45>;
  42. clocks = <&clks 10>, <&clks 30>;
  43. clock-names = "ipg", "per";
  44. status = "disabled";
  45. };
  46. uart2: serial@43f94000 {
  47. compatible = "fsl,imx31-uart", "fsl,imx21-uart";
  48. reg = <0x43f94000 0x4000>;
  49. interrupts = <32>;
  50. clocks = <&clks 10>, <&clks 31>;
  51. clock-names = "ipg", "per";
  52. status = "disabled";
  53. };
  54. uart4: serial@43fb0000 {
  55. compatible = "fsl,imx31-uart", "fsl,imx21-uart";
  56. reg = <0x43fb0000 0x4000>;
  57. clocks = <&clks 10>, <&clks 49>;
  58. clock-names = "ipg", "per";
  59. interrupts = <46>;
  60. status = "disabled";
  61. };
  62. uart5: serial@43fb4000 {
  63. compatible = "fsl,imx31-uart", "fsl,imx21-uart";
  64. reg = <0x43fb4000 0x4000>;
  65. interrupts = <47>;
  66. clocks = <&clks 10>, <&clks 50>;
  67. clock-names = "ipg", "per";
  68. status = "disabled";
  69. };
  70. };
  71. spba@50000000 {
  72. compatible = "fsl,spba-bus", "simple-bus";
  73. #address-cells = <1>;
  74. #size-cells = <1>;
  75. reg = <0x50000000 0x100000>;
  76. ranges;
  77. uart3: serial@5000c000 {
  78. compatible = "fsl,imx31-uart", "fsl,imx21-uart";
  79. reg = <0x5000c000 0x4000>;
  80. interrupts = <18>;
  81. clocks = <&clks 10>, <&clks 48>;
  82. clock-names = "ipg", "per";
  83. status = "disabled";
  84. };
  85. clks: ccm@53f80000{
  86. compatible = "fsl,imx31-ccm";
  87. reg = <0x53f80000 0x4000>;
  88. interrupts = <0 31 0x04 0 53 0x04>;
  89. #clock-cells = <1>;
  90. };
  91. };
  92. };
  93. };