tlbex.S 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408
  1. /*
  2. * TLB Exception Handling for ARC
  3. *
  4. * Copyright (C) 2004, 2007-2010, 2011-2012 Synopsys, Inc. (www.synopsys.com)
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. *
  10. * Vineetg: April 2011 :
  11. * -MMU v1: moved out legacy code into a seperate file
  12. * -MMU v3: PD{0,1} bits layout changed: They don't overlap anymore,
  13. * helps avoid a shift when preparing PD0 from PTE
  14. *
  15. * Vineetg: July 2009
  16. * -For MMU V2, we need not do heuristics at the time of commiting a D-TLB
  17. * entry, so that it doesn't knock out it's I-TLB entry
  18. * -Some more fine tuning:
  19. * bmsk instead of add, asl.cc instead of branch, delay slot utilise etc
  20. *
  21. * Vineetg: July 2009
  22. * -Practically rewrote the I/D TLB Miss handlers
  23. * Now 40 and 135 instructions a peice as compared to 131 and 449 resp.
  24. * Hence Leaner by 1.5 K
  25. * Used Conditional arithmetic to replace excessive branching
  26. * Also used short instructions wherever possible
  27. *
  28. * Vineetg: Aug 13th 2008
  29. * -Passing ECR (Exception Cause REG) to do_page_fault( ) for printing
  30. * more information in case of a Fatality
  31. *
  32. * Vineetg: March 25th Bug #92690
  33. * -Added Debug Code to check if sw-ASID == hw-ASID
  34. * Rahul Trivedi, Amit Bhor: Codito Technologies 2004
  35. */
  36. .cpu A7
  37. #include <linux/linkage.h>
  38. #include <asm/entry.h>
  39. #include <asm/tlb.h>
  40. #include <asm/pgtable.h>
  41. #include <asm/arcregs.h>
  42. #include <asm/cache.h>
  43. #include <asm/processor.h>
  44. #if (CONFIG_ARC_MMU_VER == 1)
  45. #include <asm/tlb-mmu1.h>
  46. #endif
  47. ;--------------------------------------------------------------------------
  48. ; scratch memory to save the registers (r0-r3) used to code TLB refill Handler
  49. ; For details refer to comments before TLBMISS_FREEUP_REGS below
  50. ;--------------------------------------------------------------------------
  51. ARCFP_DATA ex_saved_reg1
  52. .align 1 << L1_CACHE_SHIFT ; IMP: Must be Cache Line aligned
  53. .type ex_saved_reg1, @object
  54. #ifdef CONFIG_SMP
  55. .size ex_saved_reg1, (CONFIG_NR_CPUS << L1_CACHE_SHIFT)
  56. ex_saved_reg1:
  57. .zero (CONFIG_NR_CPUS << L1_CACHE_SHIFT)
  58. #else
  59. .size ex_saved_reg1, 16
  60. ex_saved_reg1:
  61. .zero 16
  62. #endif
  63. ;============================================================================
  64. ; Troubleshooting Stuff
  65. ;============================================================================
  66. ; Linux keeps ASID (Address Space ID) in task->active_mm->context.asid
  67. ; When Creating TLB Entries, instead of doing 3 dependent loads from memory,
  68. ; we use the MMU PID Reg to get current ASID.
  69. ; In bizzare scenrios SW and HW ASID can get out-of-sync which is trouble.
  70. ; So we try to detect this in TLB Mis shandler
  71. .macro DBG_ASID_MISMATCH
  72. #ifdef CONFIG_ARC_DBG_TLB_PARANOIA
  73. ; make sure h/w ASID is same as s/w ASID
  74. GET_CURR_TASK_ON_CPU r3
  75. ld r0, [r3, TASK_ACT_MM]
  76. ld r0, [r0, MM_CTXT+MM_CTXT_ASID]
  77. lr r1, [ARC_REG_PID]
  78. and r1, r1, 0xFF
  79. breq r1, r0, 5f
  80. ; Error if H/w and S/w ASID don't match, but NOT if in kernel mode
  81. lr r0, [erstatus]
  82. bbit0 r0, STATUS_U_BIT, 5f
  83. ; We sure are in troubled waters, Flag the error, but to do so
  84. ; need to switch to kernel mode stack to call error routine
  85. GET_TSK_STACK_BASE r3, sp
  86. ; Call printk to shoutout aloud
  87. mov r0, 1
  88. j print_asid_mismatch
  89. 5: ; ASIDs match so proceed normally
  90. nop
  91. #endif
  92. .endm
  93. ;============================================================================
  94. ;TLB Miss handling Code
  95. ;============================================================================
  96. ;-----------------------------------------------------------------------------
  97. ; This macro does the page-table lookup for the faulting address.
  98. ; OUT: r0 = PTE faulted on, r1 = ptr to PTE, r2 = Faulting V-address
  99. .macro LOAD_FAULT_PTE
  100. lr r2, [efa]
  101. #ifndef CONFIG_SMP
  102. lr r1, [ARC_REG_SCRATCH_DATA0] ; current pgd
  103. #else
  104. GET_CURR_TASK_ON_CPU r1
  105. ld r1, [r1, TASK_ACT_MM]
  106. ld r1, [r1, MM_PGD]
  107. #endif
  108. lsr r0, r2, PGDIR_SHIFT ; Bits for indexing into PGD
  109. ld.as r1, [r1, r0] ; PGD entry corresp to faulting addr
  110. and.f r1, r1, PAGE_MASK ; Ignoring protection and other flags
  111. ; contains Ptr to Page Table
  112. bz.d do_slow_path_pf ; if no Page Table, do page fault
  113. ; Get the PTE entry: The idea is
  114. ; (1) x = addr >> PAGE_SHIFT -> masks page-off bits from @fault-addr
  115. ; (2) y = x & (PTRS_PER_PTE - 1) -> to get index
  116. ; (3) z = pgtbl[y]
  117. ; To avoid the multiply by in end, we do the -2, <<2 below
  118. lsr r0, r2, (PAGE_SHIFT - 2)
  119. and r0, r0, ( (PTRS_PER_PTE - 1) << 2)
  120. ld.aw r0, [r1, r0] ; get PTE and PTE ptr for fault addr
  121. #ifdef CONFIG_ARC_DBG_TLB_MISS_COUNT
  122. and.f 0, r0, _PAGE_PRESENT
  123. bz 1f
  124. ld r2, [num_pte_not_present]
  125. add r2, r2, 1
  126. st r2, [num_pte_not_present]
  127. 1:
  128. #endif
  129. .endm
  130. ;-----------------------------------------------------------------
  131. ; Convert Linux PTE entry into TLB entry
  132. ; A one-word PTE entry is programmed as two-word TLB Entry [PD0:PD1] in mmu
  133. ; IN: r0 = PTE, r1 = ptr to PTE
  134. .macro CONV_PTE_TO_TLB
  135. and r3, r0, PTE_BITS_IN_PD1 ; Extract permission flags+PFN from PTE
  136. sr r3, [ARC_REG_TLBPD1] ; these go in PD1
  137. and r2, r0, PTE_BITS_IN_PD0 ; Extract other PTE flags: (V)alid, (G)lb
  138. #if (CONFIG_ARC_MMU_VER <= 2) /* Neednot be done with v3 onwards */
  139. lsr r2, r2 ; shift PTE flags to match layout in PD0
  140. #endif
  141. lr r3,[ARC_REG_TLBPD0] ; MMU prepares PD0 with vaddr and asid
  142. or r3, r3, r2 ; S | vaddr | {sasid|asid}
  143. sr r3,[ARC_REG_TLBPD0] ; rewrite PD0
  144. .endm
  145. ;-----------------------------------------------------------------
  146. ; Commit the TLB entry into MMU
  147. .macro COMMIT_ENTRY_TO_MMU
  148. /* Get free TLB slot: Set = computed from vaddr, way = random */
  149. sr TLBGetIndex, [ARC_REG_TLBCOMMAND]
  150. /* Commit the Write */
  151. #if (CONFIG_ARC_MMU_VER >= 2) /* introduced in v2 */
  152. sr TLBWriteNI, [ARC_REG_TLBCOMMAND]
  153. #else
  154. sr TLBWrite, [ARC_REG_TLBCOMMAND]
  155. #endif
  156. .endm
  157. ;-----------------------------------------------------------------
  158. ; ARC700 Exception Handling doesn't auto-switch stack and it only provides
  159. ; ONE scratch AUX reg "ARC_REG_SCRATCH_DATA0"
  160. ;
  161. ; For Non-SMP, the scratch AUX reg is repurposed to cache task PGD, so a
  162. ; "global" is used to free-up FIRST core reg to be able to code the rest of
  163. ; exception prologue (IRQ auto-disabled on Exceptions, so it's IRQ-safe).
  164. ; Since the Fast Path TLB Miss handler is coded with 4 regs, the remaining 3
  165. ; need to be saved as well by extending the "global" to be 4 words. Hence
  166. ; ".size ex_saved_reg1, 16"
  167. ; [All of this dance is to avoid stack switching for each TLB Miss, since we
  168. ; only need to save only a handful of regs, as opposed to complete reg file]
  169. ;
  170. ; For ARC700 SMP, the "global" obviously can't be used for free up the FIRST
  171. ; core reg as it will not be SMP safe.
  172. ; Thus scratch AUX reg is used (and no longer used to cache task PGD).
  173. ; To save the rest of 3 regs - per cpu, the global is made "per-cpu".
  174. ; Epilogue thus has to locate the "per-cpu" storage for regs.
  175. ; To avoid cache line bouncing the per-cpu global is aligned/sized per
  176. ; L1_CACHE_SHIFT, despite fundamentally needing to be 12 bytes only. Hence
  177. ; ".size ex_saved_reg1, (CONFIG_NR_CPUS << L1_CACHE_SHIFT)"
  178. ; As simple as that....
  179. .macro TLBMISS_FREEUP_REGS
  180. #ifdef CONFIG_SMP
  181. sr r0, [ARC_REG_SCRATCH_DATA0] ; freeup r0 to code with
  182. GET_CPU_ID r0 ; get to per cpu scratch mem,
  183. lsl r0, r0, L1_CACHE_SHIFT ; cache line wide per cpu
  184. add r0, @ex_saved_reg1, r0
  185. #else
  186. st r0, [@ex_saved_reg1]
  187. mov_s r0, @ex_saved_reg1
  188. #endif
  189. st_s r1, [r0, 4]
  190. st_s r2, [r0, 8]
  191. st_s r3, [r0, 12]
  192. ; VERIFY if the ASID in MMU-PID Reg is same as
  193. ; one in Linux data structures
  194. DBG_ASID_MISMATCH
  195. .endm
  196. ;-----------------------------------------------------------------
  197. .macro TLBMISS_RESTORE_REGS
  198. #ifdef CONFIG_SMP
  199. GET_CPU_ID r0 ; get to per cpu scratch mem
  200. lsl r0, r0, L1_CACHE_SHIFT ; each is cache line wide
  201. add r0, @ex_saved_reg1, r0
  202. ld_s r3, [r0,12]
  203. ld_s r2, [r0, 8]
  204. ld_s r1, [r0, 4]
  205. lr r0, [ARC_REG_SCRATCH_DATA0]
  206. #else
  207. mov_s r0, @ex_saved_reg1
  208. ld_s r3, [r0,12]
  209. ld_s r2, [r0, 8]
  210. ld_s r1, [r0, 4]
  211. ld_s r0, [r0]
  212. #endif
  213. .endm
  214. ARCFP_CODE ;Fast Path Code, candidate for ICCM
  215. ;-----------------------------------------------------------------------------
  216. ; I-TLB Miss Exception Handler
  217. ;-----------------------------------------------------------------------------
  218. ARC_ENTRY EV_TLBMissI
  219. TLBMISS_FREEUP_REGS
  220. #ifdef CONFIG_ARC_DBG_TLB_MISS_COUNT
  221. ld r0, [@numitlb]
  222. add r0, r0, 1
  223. st r0, [@numitlb]
  224. #endif
  225. ;----------------------------------------------------------------
  226. ; Get the PTE corresponding to V-addr accessed
  227. LOAD_FAULT_PTE
  228. ;----------------------------------------------------------------
  229. ; VERIFY_PTE: Check if PTE permissions approp for executing code
  230. cmp_s r2, VMALLOC_START
  231. mov.lo r2, (_PAGE_PRESENT | _PAGE_READ | _PAGE_EXECUTE)
  232. mov.hs r2, (_PAGE_PRESENT | _PAGE_K_READ | _PAGE_K_EXECUTE)
  233. and r3, r0, r2 ; Mask out NON Flag bits from PTE
  234. xor.f r3, r3, r2 ; check ( ( pte & flags_test ) == flags_test )
  235. bnz do_slow_path_pf
  236. ; Let Linux VM know that the page was accessed
  237. or r0, r0, (_PAGE_PRESENT | _PAGE_ACCESSED) ; set Accessed Bit
  238. st_s r0, [r1] ; Write back PTE
  239. CONV_PTE_TO_TLB
  240. COMMIT_ENTRY_TO_MMU
  241. TLBMISS_RESTORE_REGS
  242. rtie
  243. ARC_EXIT EV_TLBMissI
  244. ;-----------------------------------------------------------------------------
  245. ; D-TLB Miss Exception Handler
  246. ;-----------------------------------------------------------------------------
  247. ARC_ENTRY EV_TLBMissD
  248. TLBMISS_FREEUP_REGS
  249. #ifdef CONFIG_ARC_DBG_TLB_MISS_COUNT
  250. ld r0, [@numdtlb]
  251. add r0, r0, 1
  252. st r0, [@numdtlb]
  253. #endif
  254. ;----------------------------------------------------------------
  255. ; Get the PTE corresponding to V-addr accessed
  256. ; If PTE exists, it will setup, r0 = PTE, r1 = Ptr to PTE
  257. LOAD_FAULT_PTE
  258. ;----------------------------------------------------------------
  259. ; VERIFY_PTE: Chk if PTE permissions approp for data access (R/W/R+W)
  260. mov_s r2, 0
  261. lr r3, [ecr]
  262. btst_s r3, ECR_C_BIT_DTLB_LD_MISS ; Read Access
  263. or.nz r2, r2, _PAGE_READ ; chk for Read flag in PTE
  264. btst_s r3, ECR_C_BIT_DTLB_ST_MISS ; Write Access
  265. or.nz r2, r2, _PAGE_WRITE ; chk for Write flag in PTE
  266. ; Above laddering takes care of XCHG access
  267. ; which is both Read and Write
  268. ; If kernel mode access, ; make _PAGE_xx flags as _PAGE_K_xx
  269. ; For copy_(to|from)_user, despite exception taken in kernel mode,
  270. ; this code is not hit, because EFA would still be the user mode
  271. ; address (EFA < 0x6000_0000).
  272. ; This code is for legit kernel mode faults, vmalloc specifically
  273. ; (EFA: 0x7000_0000 to 0x7FFF_FFFF)
  274. lr r3, [efa]
  275. cmp r3, VMALLOC_START - 1 ; If kernel mode access
  276. asl.hi r2, r2, 3 ; make _PAGE_xx flags as _PAGE_K_xx
  277. or r2, r2, _PAGE_PRESENT ; Common flag for K/U mode
  278. ; By now, r2 setup with all the Flags we need to check in PTE
  279. and r3, r0, r2 ; Mask out NON Flag bits from PTE
  280. brne.d r3, r2, do_slow_path_pf ; is ((pte & flags_test) == flags_test)
  281. ;----------------------------------------------------------------
  282. ; UPDATE_PTE: Let Linux VM know that page was accessed/dirty
  283. lr r3, [ecr]
  284. or r0, r0, (_PAGE_PRESENT | _PAGE_ACCESSED) ; Accessed bit always
  285. btst_s r3, ECR_C_BIT_DTLB_ST_MISS ; See if it was a Write Access ?
  286. or.nz r0, r0, _PAGE_MODIFIED ; if Write, set Dirty bit as well
  287. st_s r0, [r1] ; Write back PTE
  288. CONV_PTE_TO_TLB
  289. #if (CONFIG_ARC_MMU_VER == 1)
  290. ; MMU with 2 way set assoc J-TLB, needs some help in pathetic case of
  291. ; memcpy where 3 parties contend for 2 ways, ensuing a livelock.
  292. ; But only for old MMU or one with Metal Fix
  293. TLB_WRITE_HEURISTICS
  294. #endif
  295. COMMIT_ENTRY_TO_MMU
  296. TLBMISS_RESTORE_REGS
  297. rtie
  298. ;-------- Common routine to call Linux Page Fault Handler -----------
  299. do_slow_path_pf:
  300. ; Restore the 4-scratch regs saved by fast path miss handler
  301. TLBMISS_RESTORE_REGS
  302. ; Slow path TLB Miss handled as a regular ARC Exception
  303. ; (stack switching / save the complete reg-file).
  304. ; That requires freeing up r9
  305. EXCPN_PROLOG_FREEUP_REG r9
  306. lr r9, [erstatus]
  307. SWITCH_TO_KERNEL_STK
  308. SAVE_ALL_SYS
  309. ; ------- setup args for Linux Page fault Hanlder ---------
  310. mov_s r0, sp
  311. lr r2, [efa]
  312. lr r3, [ecr]
  313. ; Both st and ex imply WRITE access of some sort, hence do_page_fault( )
  314. ; invoked with write=1 for DTLB-st/ex Miss and write=0 for ITLB miss or
  315. ; DTLB-ld Miss
  316. ; DTLB Miss Cause code is ld = 0x01 , st = 0x02, ex = 0x03
  317. ; Following code uses that fact that st/ex have one bit in common
  318. btst_s r3, ECR_C_BIT_DTLB_ST_MISS
  319. mov.z r1, 0
  320. mov.nz r1, 1
  321. ; We don't want exceptions to be disabled while the fault is handled.
  322. ; Now that we have saved the context we return from exception hence
  323. ; exceptions get re-enable
  324. FAKE_RET_FROM_EXCPN r9
  325. bl do_page_fault
  326. b ret_from_exception
  327. ARC_EXIT EV_TLBMissD
  328. ARC_ENTRY EV_TLBMissB ; Bogus entry to measure sz of DTLBMiss hdlr