system.h 8.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365
  1. #ifndef __ASM_SH_SYSTEM_H
  2. #define __ASM_SH_SYSTEM_H
  3. /*
  4. * Copyright (C) 1999, 2000 Niibe Yutaka & Kaz Kojima
  5. * Copyright (C) 2002 Paul Mundt
  6. */
  7. #include <asm/types.h>
  8. /*
  9. * switch_to() should switch tasks to task nr n, first
  10. */
  11. #define switch_to(prev, next, last) do { \
  12. struct task_struct *__last; \
  13. register unsigned long *__ts1 __asm__ ("r1") = &prev->thread.sp; \
  14. register unsigned long *__ts2 __asm__ ("r2") = &prev->thread.pc; \
  15. register unsigned long *__ts4 __asm__ ("r4") = (unsigned long *)prev; \
  16. register unsigned long *__ts5 __asm__ ("r5") = (unsigned long *)next; \
  17. register unsigned long *__ts6 __asm__ ("r6") = &next->thread.sp; \
  18. register unsigned long __ts7 __asm__ ("r7") = next->thread.pc; \
  19. __asm__ __volatile__ (".balign 4\n\t" \
  20. "stc.l gbr, @-r15\n\t" \
  21. "sts.l pr, @-r15\n\t" \
  22. "mov.l r8, @-r15\n\t" \
  23. "mov.l r9, @-r15\n\t" \
  24. "mov.l r10, @-r15\n\t" \
  25. "mov.l r11, @-r15\n\t" \
  26. "mov.l r12, @-r15\n\t" \
  27. "mov.l r13, @-r15\n\t" \
  28. "mov.l r14, @-r15\n\t" \
  29. "mov.l r15, @r1 ! save SP\n\t" \
  30. "mov.l @r6, r15 ! change to new stack\n\t" \
  31. "mova 1f, %0\n\t" \
  32. "mov.l %0, @r2 ! save PC\n\t" \
  33. "mov.l 2f, %0\n\t" \
  34. "jmp @%0 ! call __switch_to\n\t" \
  35. " lds r7, pr ! with return to new PC\n\t" \
  36. ".balign 4\n" \
  37. "2:\n\t" \
  38. ".long __switch_to\n" \
  39. "1:\n\t" \
  40. "mov.l @r15+, r14\n\t" \
  41. "mov.l @r15+, r13\n\t" \
  42. "mov.l @r15+, r12\n\t" \
  43. "mov.l @r15+, r11\n\t" \
  44. "mov.l @r15+, r10\n\t" \
  45. "mov.l @r15+, r9\n\t" \
  46. "mov.l @r15+, r8\n\t" \
  47. "lds.l @r15+, pr\n\t" \
  48. "ldc.l @r15+, gbr\n\t" \
  49. : "=z" (__last) \
  50. : "r" (__ts1), "r" (__ts2), "r" (__ts4), \
  51. "r" (__ts5), "r" (__ts6), "r" (__ts7) \
  52. : "r3", "t"); \
  53. last = __last; \
  54. } while (0)
  55. /*
  56. * On SMP systems, when the scheduler does migration-cost autodetection,
  57. * it needs a way to flush as much of the CPU's caches as possible.
  58. *
  59. * TODO: fill this in!
  60. */
  61. static inline void sched_cacheflush(void)
  62. {
  63. }
  64. #ifdef CONFIG_CPU_SH4A
  65. #define __icbi() \
  66. { \
  67. unsigned long __addr; \
  68. __addr = 0xa8000000; \
  69. __asm__ __volatile__( \
  70. "icbi %0\n\t" \
  71. : /* no output */ \
  72. : "m" (__m(__addr))); \
  73. }
  74. #endif
  75. static inline unsigned long tas(volatile int *m)
  76. {
  77. unsigned long retval;
  78. __asm__ __volatile__ ("tas.b @%1\n\t"
  79. "movt %0"
  80. : "=r" (retval): "r" (m): "t", "memory");
  81. return retval;
  82. }
  83. /*
  84. * A brief note on ctrl_barrier(), the control register write barrier.
  85. *
  86. * Legacy SH cores typically require a sequence of 8 nops after
  87. * modification of a control register in order for the changes to take
  88. * effect. On newer cores (like the sh4a and sh5) this is accomplished
  89. * with icbi.
  90. *
  91. * Also note that on sh4a in the icbi case we can forego a synco for the
  92. * write barrier, as it's not necessary for control registers.
  93. *
  94. * Historically we have only done this type of barrier for the MMUCR, but
  95. * it's also necessary for the CCR, so we make it generic here instead.
  96. */
  97. #ifdef CONFIG_CPU_SH4A
  98. #define mb() __asm__ __volatile__ ("synco": : :"memory")
  99. #define rmb() mb()
  100. #define wmb() __asm__ __volatile__ ("synco": : :"memory")
  101. #define ctrl_barrier() __icbi()
  102. #define read_barrier_depends() do { } while(0)
  103. #else
  104. #define mb() __asm__ __volatile__ ("": : :"memory")
  105. #define rmb() mb()
  106. #define wmb() __asm__ __volatile__ ("": : :"memory")
  107. #define ctrl_barrier() __asm__ __volatile__ ("nop;nop;nop;nop;nop;nop;nop;nop")
  108. #define read_barrier_depends() do { } while(0)
  109. #endif
  110. #ifdef CONFIG_SMP
  111. #define smp_mb() mb()
  112. #define smp_rmb() rmb()
  113. #define smp_wmb() wmb()
  114. #define smp_read_barrier_depends() read_barrier_depends()
  115. #else
  116. #define smp_mb() barrier()
  117. #define smp_rmb() barrier()
  118. #define smp_wmb() barrier()
  119. #define smp_read_barrier_depends() do { } while(0)
  120. #endif
  121. #define set_mb(var, value) do { xchg(&var, value); } while (0)
  122. /* Interrupt Control */
  123. #ifdef CONFIG_CPU_HAS_SR_RB
  124. static inline void local_irq_enable(void)
  125. {
  126. unsigned long __dummy0, __dummy1;
  127. __asm__ __volatile__("stc sr, %0\n\t"
  128. "and %1, %0\n\t"
  129. "stc r6_bank, %1\n\t"
  130. "or %1, %0\n\t"
  131. "ldc %0, sr"
  132. : "=&r" (__dummy0), "=r" (__dummy1)
  133. : "1" (~0x000000f0)
  134. : "memory");
  135. }
  136. #else
  137. static inline void local_irq_enable(void)
  138. {
  139. unsigned long __dummy0, __dummy1;
  140. __asm__ __volatile__ (
  141. "stc sr, %0\n\t"
  142. "and %1, %0\n\t"
  143. "ldc %0, sr\n\t"
  144. : "=&r" (__dummy0), "=r" (__dummy1)
  145. : "1" (~0x000000f0)
  146. : "memory");
  147. }
  148. #endif
  149. static inline void local_irq_disable(void)
  150. {
  151. unsigned long __dummy;
  152. __asm__ __volatile__("stc sr, %0\n\t"
  153. "or #0xf0, %0\n\t"
  154. "ldc %0, sr"
  155. : "=&z" (__dummy)
  156. : /* no inputs */
  157. : "memory");
  158. }
  159. static inline void set_bl_bit(void)
  160. {
  161. unsigned long __dummy0, __dummy1;
  162. __asm__ __volatile__ ("stc sr, %0\n\t"
  163. "or %2, %0\n\t"
  164. "and %3, %0\n\t"
  165. "ldc %0, sr"
  166. : "=&r" (__dummy0), "=r" (__dummy1)
  167. : "r" (0x10000000), "r" (0xffffff0f)
  168. : "memory");
  169. }
  170. static inline void clear_bl_bit(void)
  171. {
  172. unsigned long __dummy0, __dummy1;
  173. __asm__ __volatile__ ("stc sr, %0\n\t"
  174. "and %2, %0\n\t"
  175. "ldc %0, sr"
  176. : "=&r" (__dummy0), "=r" (__dummy1)
  177. : "1" (~0x10000000)
  178. : "memory");
  179. }
  180. #define local_save_flags(x) \
  181. __asm__("stc sr, %0; and #0xf0, %0" : "=&z" (x) :/**/: "memory" )
  182. #define irqs_disabled() \
  183. ({ \
  184. unsigned long flags; \
  185. local_save_flags(flags); \
  186. (flags != 0); \
  187. })
  188. static inline unsigned long local_irq_save(void)
  189. {
  190. unsigned long flags, __dummy;
  191. __asm__ __volatile__("stc sr, %1\n\t"
  192. "mov %1, %0\n\t"
  193. "or #0xf0, %0\n\t"
  194. "ldc %0, sr\n\t"
  195. "mov %1, %0\n\t"
  196. "and #0xf0, %0"
  197. : "=&z" (flags), "=&r" (__dummy)
  198. :/**/
  199. : "memory" );
  200. return flags;
  201. }
  202. #define local_irq_restore(x) do { \
  203. if ((x & 0x000000f0) != 0x000000f0) \
  204. local_irq_enable(); \
  205. } while (0)
  206. /*
  207. * Jump to P2 area.
  208. * When handling TLB or caches, we need to do it from P2 area.
  209. */
  210. #define jump_to_P2() \
  211. do { \
  212. unsigned long __dummy; \
  213. __asm__ __volatile__( \
  214. "mov.l 1f, %0\n\t" \
  215. "or %1, %0\n\t" \
  216. "jmp @%0\n\t" \
  217. " nop\n\t" \
  218. ".balign 4\n" \
  219. "1: .long 2f\n" \
  220. "2:" \
  221. : "=&r" (__dummy) \
  222. : "r" (0x20000000)); \
  223. } while (0)
  224. /*
  225. * Back to P1 area.
  226. */
  227. #define back_to_P1() \
  228. do { \
  229. unsigned long __dummy; \
  230. ctrl_barrier(); \
  231. __asm__ __volatile__( \
  232. "mov.l 1f, %0\n\t" \
  233. "jmp @%0\n\t" \
  234. " nop\n\t" \
  235. ".balign 4\n" \
  236. "1: .long 2f\n" \
  237. "2:" \
  238. : "=&r" (__dummy)); \
  239. } while (0)
  240. /* For spinlocks etc */
  241. #define local_irq_save(x) x = local_irq_save()
  242. static inline unsigned long xchg_u32(volatile u32 *m, unsigned long val)
  243. {
  244. unsigned long flags, retval;
  245. local_irq_save(flags);
  246. retval = *m;
  247. *m = val;
  248. local_irq_restore(flags);
  249. return retval;
  250. }
  251. static inline unsigned long xchg_u8(volatile u8 *m, unsigned long val)
  252. {
  253. unsigned long flags, retval;
  254. local_irq_save(flags);
  255. retval = *m;
  256. *m = val & 0xff;
  257. local_irq_restore(flags);
  258. return retval;
  259. }
  260. extern void __xchg_called_with_bad_pointer(void);
  261. #define __xchg(ptr, x, size) \
  262. ({ \
  263. unsigned long __xchg__res; \
  264. volatile void *__xchg_ptr = (ptr); \
  265. switch (size) { \
  266. case 4: \
  267. __xchg__res = xchg_u32(__xchg_ptr, x); \
  268. break; \
  269. case 1: \
  270. __xchg__res = xchg_u8(__xchg_ptr, x); \
  271. break; \
  272. default: \
  273. __xchg_called_with_bad_pointer(); \
  274. __xchg__res = x; \
  275. break; \
  276. } \
  277. \
  278. __xchg__res; \
  279. })
  280. #define xchg(ptr,x) \
  281. ((__typeof__(*(ptr)))__xchg((ptr),(unsigned long)(x), sizeof(*(ptr))))
  282. static inline unsigned long __cmpxchg_u32(volatile int * m, unsigned long old,
  283. unsigned long new)
  284. {
  285. __u32 retval;
  286. unsigned long flags;
  287. local_irq_save(flags);
  288. retval = *m;
  289. if (retval == old)
  290. *m = new;
  291. local_irq_restore(flags); /* implies memory barrier */
  292. return retval;
  293. }
  294. /* This function doesn't exist, so you'll get a linker error
  295. * if something tries to do an invalid cmpxchg(). */
  296. extern void __cmpxchg_called_with_bad_pointer(void);
  297. #define __HAVE_ARCH_CMPXCHG 1
  298. static inline unsigned long __cmpxchg(volatile void * ptr, unsigned long old,
  299. unsigned long new, int size)
  300. {
  301. switch (size) {
  302. case 4:
  303. return __cmpxchg_u32(ptr, old, new);
  304. }
  305. __cmpxchg_called_with_bad_pointer();
  306. return old;
  307. }
  308. #define cmpxchg(ptr,o,n) \
  309. ({ \
  310. __typeof__(*(ptr)) _o_ = (o); \
  311. __typeof__(*(ptr)) _n_ = (n); \
  312. (__typeof__(*(ptr))) __cmpxchg((ptr), (unsigned long)_o_, \
  313. (unsigned long)_n_, sizeof(*(ptr))); \
  314. })
  315. /* XXX
  316. * disable hlt during certain critical i/o operations
  317. */
  318. #define HAVE_DISABLE_HLT
  319. void disable_hlt(void);
  320. void enable_hlt(void);
  321. #define arch_align_stack(x) (x)
  322. #endif