1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465 |
- #ifndef __ASM_SH_HITACHI_SE73180_H
- #define __ASM_SH_HITACHI_SE73180_H
- /*
- * include/asm-sh/se/se73180.h
- *
- * Copyright (C) 2003 Takashi Kusuda <kusuda-takashi@hitachi-ul.co.jp>
- *
- * SH-Mobile SolutionEngine 73180 support
- */
- /* Box specific addresses. */
- /* Area 0 */
- #define PA_ROM 0x00000000 /* EPROM */
- #define PA_ROM_SIZE 0x00400000 /* EPROM size 4M byte(Actually 2MB) */
- #define PA_FROM 0x00400000 /* Flash ROM */
- #define PA_FROM_SIZE 0x00400000 /* Flash size 4M byte */
- #define PA_SRAM 0x00800000 /* SRAM */
- #define PA_FROM_SIZE 0x00400000 /* SRAM size 4M byte */
- /* Area 1 */
- #define PA_EXT1 0x04000000
- #define PA_EXT1_SIZE 0x04000000
- /* Area 2 */
- #define PA_EXT2 0x08000000
- #define PA_EXT2_SIZE 0x04000000
- /* Area 3 */
- #define PA_SDRAM 0x0c000000
- #define PA_SDRAM_SIZE 0x04000000
- /* Area 4 */
- #define PA_PCIC 0x10000000 /* MR-SHPC-01 PCMCIA */
- #define PA_MRSHPC 0xb03fffe0 /* MR-SHPC-01 PCMCIA controller */
- #define PA_MRSHPC_MW1 0xb0400000 /* MR-SHPC-01 memory window base */
- #define PA_MRSHPC_MW2 0xb0500000 /* MR-SHPC-01 attribute window base */
- #define PA_MRSHPC_IO 0xb0600000 /* MR-SHPC-01 I/O window base */
- #define MRSHPC_OPTION (PA_MRSHPC + 6)
- #define MRSHPC_CSR (PA_MRSHPC + 8)
- #define MRSHPC_ISR (PA_MRSHPC + 10)
- #define MRSHPC_ICR (PA_MRSHPC + 12)
- #define MRSHPC_CPWCR (PA_MRSHPC + 14)
- #define MRSHPC_MW0CR1 (PA_MRSHPC + 16)
- #define MRSHPC_MW1CR1 (PA_MRSHPC + 18)
- #define MRSHPC_IOWCR1 (PA_MRSHPC + 20)
- #define MRSHPC_MW0CR2 (PA_MRSHPC + 22)
- #define MRSHPC_MW1CR2 (PA_MRSHPC + 24)
- #define MRSHPC_IOWCR2 (PA_MRSHPC + 26)
- #define MRSHPC_CDCR (PA_MRSHPC + 28)
- #define MRSHPC_PCIC_INFO (PA_MRSHPC + 30)
- #define PA_LED 0xb0C00000 /* LED */
- #define LED_SHIFT 0
- #define PA_DIPSW 0xb0900000 /* Dip switch 31 */
- #define PA_EPLD_MODESET 0xb0a00000 /* FPGA Mode set register */
- #define PA_EPLD_ST1 0xb0a80000 /* FPGA Interrupt status register1 */
- #define PA_EPLD_ST2 0xb0ac0000 /* FPGA Interrupt status register2 */
- /* Area 5 */
- #define PA_EXT5 0x14000000
- #define PA_EXT5_SIZE 0x04000000
- /* Area 6 */
- #define PA_LCD1 0xb8000000
- #define PA_LCD2 0xb8800000
- #define __IO_PREFIX sh73180se
- #include <asm/io_generic.h>
- #endif /* __ASM_SH_HITACHI_SE73180_H */
|