cacheflush.h 2.4 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667
  1. /*
  2. * include/asm-sh/cpu-sh3/cacheflush.h
  3. *
  4. * Copyright (C) 1999 Niibe Yutaka
  5. *
  6. * This file is subject to the terms and conditions of the GNU General Public
  7. * License. See the file "COPYING" in the main directory of this archive
  8. * for more details.
  9. */
  10. #ifndef __ASM_CPU_SH3_CACHEFLUSH_H
  11. #define __ASM_CPU_SH3_CACHEFLUSH_H
  12. /*
  13. * Cache flushing:
  14. *
  15. * - flush_cache_all() flushes entire cache
  16. * - flush_cache_mm(mm) flushes the specified mm context's cache lines
  17. * - flush_cache_page(mm, vmaddr, pfn) flushes a single page
  18. * - flush_cache_range(vma, start, end) flushes a range of pages
  19. *
  20. * - flush_dcache_page(pg) flushes(wback&invalidates) a page for dcache
  21. * - flush_icache_range(start, end) flushes(invalidates) a range for icache
  22. * - flush_icache_page(vma, pg) flushes(invalidates) a page for icache
  23. *
  24. * Caches are indexed (effectively) by physical address on SH-3, so
  25. * we don't need them.
  26. */
  27. #if defined(CONFIG_SH7705_CACHE_32KB)
  28. /* SH7705 is an SH3 processor with 32KB cache. This has alias issues like the
  29. * SH4. Unlike the SH4 this is a unified cache so we need to do some work
  30. * in mmap when 'exec'ing a new binary
  31. */
  32. /* 32KB cache, 4kb PAGE sizes need to check bit 12 */
  33. #define CACHE_ALIAS 0x00001000
  34. #define PG_mapped PG_arch_1
  35. void flush_cache_all(void);
  36. void flush_cache_mm(struct mm_struct *mm);
  37. void flush_cache_range(struct vm_area_struct *vma, unsigned long start,
  38. unsigned long end);
  39. void flush_cache_page(struct vm_area_struct *vma, unsigned long addr, unsigned long pfn);
  40. void flush_dcache_page(struct page *pg);
  41. void flush_icache_range(unsigned long start, unsigned long end);
  42. void flush_icache_page(struct vm_area_struct *vma, struct page *page);
  43. #else
  44. #define flush_cache_all() do { } while (0)
  45. #define flush_cache_mm(mm) do { } while (0)
  46. #define flush_cache_range(vma, start, end) do { } while (0)
  47. #define flush_cache_page(vma, vmaddr, pfn) do { } while (0)
  48. #define flush_dcache_page(page) do { } while (0)
  49. #define flush_icache_range(start, end) do { } while (0)
  50. #define flush_icache_page(vma,pg) do { } while (0)
  51. #endif
  52. #define flush_dcache_mmap_lock(mapping) do { } while (0)
  53. #define flush_dcache_mmap_unlock(mapping) do { } while (0)
  54. /* SH3 has unified cache so no special action needed here */
  55. #define flush_cache_sigtramp(vaddr) do { } while (0)
  56. #define flush_icache_user_range(vma,pg,adr,len) do { } while (0)
  57. #define p3_cache_init() do { } while (0)
  58. #endif /* __ASM_CPU_SH3_CACHEFLUSH_H */