pgtable-64.h 7.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240
  1. /*
  2. * This file is subject to the terms and conditions of the GNU General Public
  3. * License. See the file "COPYING" in the main directory of this archive
  4. * for more details.
  5. *
  6. * Copyright (C) 1994, 95, 96, 97, 98, 99, 2000, 2003 Ralf Baechle
  7. * Copyright (C) 1999, 2000, 2001 Silicon Graphics, Inc.
  8. */
  9. #ifndef _ASM_PGTABLE_64_H
  10. #define _ASM_PGTABLE_64_H
  11. #include <linux/linkage.h>
  12. #include <asm/addrspace.h>
  13. #include <asm/page.h>
  14. #include <asm/cachectl.h>
  15. #include <asm-generic/pgtable-nopud.h>
  16. /*
  17. * Each address space has 2 4K pages as its page directory, giving 1024
  18. * (== PTRS_PER_PGD) 8 byte pointers to pmd tables. Each pmd table is a
  19. * single 4K page, giving 512 (== PTRS_PER_PMD) 8 byte pointers to page
  20. * tables. Each page table is also a single 4K page, giving 512 (==
  21. * PTRS_PER_PTE) 8 byte ptes. Each pud entry is initialized to point to
  22. * invalid_pmd_table, each pmd entry is initialized to point to
  23. * invalid_pte_table, each pte is initialized to 0. When memory is low,
  24. * and a pmd table or a page table allocation fails, empty_bad_pmd_table
  25. * and empty_bad_page_table is returned back to higher layer code, so
  26. * that the failure is recognized later on. Linux does not seem to
  27. * handle these failures very well though. The empty_bad_page_table has
  28. * invalid pte entries in it, to force page faults.
  29. *
  30. * Kernel mappings: kernel mappings are held in the swapper_pg_table.
  31. * The layout is identical to userspace except it's indexed with the
  32. * fault address - VMALLOC_START.
  33. */
  34. /* PMD_SHIFT determines the size of the area a second-level page table can map */
  35. #define PMD_SHIFT (PAGE_SHIFT + (PAGE_SHIFT + PTE_ORDER - 3))
  36. #define PMD_SIZE (1UL << PMD_SHIFT)
  37. #define PMD_MASK (~(PMD_SIZE-1))
  38. /* PGDIR_SHIFT determines what a third-level page table entry can map */
  39. #define PGDIR_SHIFT (PMD_SHIFT + (PAGE_SHIFT + PMD_ORDER - 3))
  40. #define PGDIR_SIZE (1UL << PGDIR_SHIFT)
  41. #define PGDIR_MASK (~(PGDIR_SIZE-1))
  42. /*
  43. * For 4kB page size we use a 3 level page tree and an 8kB pud, which
  44. * permits us mapping 40 bits of virtual address space.
  45. *
  46. * We used to implement 41 bits by having an order 1 pmd level but that seemed
  47. * rather pointless.
  48. *
  49. * For 8kB page size we use a 3 level page tree which permits a total of
  50. * 8TB of address space. Alternatively a 33-bit / 8GB organization using
  51. * two levels would be easy to implement.
  52. *
  53. * For 16kB page size we use a 2 level page tree which permits a total of
  54. * 36 bits of virtual address space. We could add a third level but it seems
  55. * like at the moment there's no need for this.
  56. *
  57. * For 64kB page size we use a 2 level page table tree for a total of 42 bits
  58. * of virtual address space.
  59. */
  60. #ifdef CONFIG_PAGE_SIZE_4KB
  61. #define PGD_ORDER 1
  62. #define PUD_ORDER aieeee_attempt_to_allocate_pud
  63. #define PMD_ORDER 0
  64. #define PTE_ORDER 0
  65. #endif
  66. #ifdef CONFIG_PAGE_SIZE_8KB
  67. #define PGD_ORDER 0
  68. #define PUD_ORDER aieeee_attempt_to_allocate_pud
  69. #define PMD_ORDER 0
  70. #define PTE_ORDER 0
  71. #endif
  72. #ifdef CONFIG_PAGE_SIZE_16KB
  73. #define PGD_ORDER 0
  74. #define PUD_ORDER aieeee_attempt_to_allocate_pud
  75. #define PMD_ORDER 0
  76. #define PTE_ORDER 0
  77. #endif
  78. #ifdef CONFIG_PAGE_SIZE_64KB
  79. #define PGD_ORDER 0
  80. #define PUD_ORDER aieeee_attempt_to_allocate_pud
  81. #define PMD_ORDER 0
  82. #define PTE_ORDER 0
  83. #endif
  84. #define PTRS_PER_PGD ((PAGE_SIZE << PGD_ORDER) / sizeof(pgd_t))
  85. #define PTRS_PER_PMD ((PAGE_SIZE << PMD_ORDER) / sizeof(pmd_t))
  86. #define PTRS_PER_PTE ((PAGE_SIZE << PTE_ORDER) / sizeof(pte_t))
  87. #if PGDIR_SIZE >= TASK_SIZE
  88. #define USER_PTRS_PER_PGD (1)
  89. #else
  90. #define USER_PTRS_PER_PGD (TASK_SIZE / PGDIR_SIZE)
  91. #endif
  92. #define FIRST_USER_ADDRESS 0UL
  93. #define VMALLOC_START MAP_BASE
  94. #define VMALLOC_END \
  95. (VMALLOC_START + PTRS_PER_PGD * PTRS_PER_PMD * PTRS_PER_PTE * PAGE_SIZE)
  96. #define pte_ERROR(e) \
  97. printk("%s:%d: bad pte %016lx.\n", __FILE__, __LINE__, pte_val(e))
  98. #define pmd_ERROR(e) \
  99. printk("%s:%d: bad pmd %016lx.\n", __FILE__, __LINE__, pmd_val(e))
  100. #define pgd_ERROR(e) \
  101. printk("%s:%d: bad pgd %016lx.\n", __FILE__, __LINE__, pgd_val(e))
  102. extern pte_t invalid_pte_table[PTRS_PER_PTE];
  103. extern pte_t empty_bad_page_table[PTRS_PER_PTE];
  104. extern pmd_t invalid_pmd_table[PTRS_PER_PMD];
  105. extern pmd_t empty_bad_pmd_table[PTRS_PER_PMD];
  106. /*
  107. * Empty pgd/pmd entries point to the invalid_pte_table.
  108. */
  109. static inline int pmd_none(pmd_t pmd)
  110. {
  111. return pmd_val(pmd) == (unsigned long) invalid_pte_table;
  112. }
  113. #define pmd_bad(pmd) (pmd_val(pmd) & ~PAGE_MASK)
  114. static inline int pmd_present(pmd_t pmd)
  115. {
  116. return pmd_val(pmd) != (unsigned long) invalid_pte_table;
  117. }
  118. static inline void pmd_clear(pmd_t *pmdp)
  119. {
  120. pmd_val(*pmdp) = ((unsigned long) invalid_pte_table);
  121. }
  122. /*
  123. * Empty pud entries point to the invalid_pmd_table.
  124. */
  125. static inline int pud_none(pud_t pud)
  126. {
  127. return pud_val(pud) == (unsigned long) invalid_pmd_table;
  128. }
  129. static inline int pud_bad(pud_t pud)
  130. {
  131. return pud_val(pud) & ~PAGE_MASK;
  132. }
  133. static inline int pud_present(pud_t pud)
  134. {
  135. return pud_val(pud) != (unsigned long) invalid_pmd_table;
  136. }
  137. static inline void pud_clear(pud_t *pudp)
  138. {
  139. pud_val(*pudp) = ((unsigned long) invalid_pmd_table);
  140. }
  141. #define pte_page(x) pfn_to_page(pte_pfn(x))
  142. #ifdef CONFIG_CPU_VR41XX
  143. #define pte_pfn(x) ((unsigned long)((x).pte >> (PAGE_SHIFT + 2)))
  144. #define pfn_pte(pfn, prot) __pte(((pfn) << (PAGE_SHIFT + 2)) | pgprot_val(prot))
  145. #else
  146. #define pte_pfn(x) ((unsigned long)((x).pte >> PAGE_SHIFT))
  147. #define pfn_pte(pfn, prot) __pte(((pfn) << PAGE_SHIFT) | pgprot_val(prot))
  148. #endif
  149. #define __pgd_offset(address) pgd_index(address)
  150. #define __pud_offset(address) (((address) >> PUD_SHIFT) & (PTRS_PER_PUD-1))
  151. #define __pmd_offset(address) pmd_index(address)
  152. /* to find an entry in a kernel page-table-directory */
  153. #define pgd_offset_k(address) pgd_offset(&init_mm, 0)
  154. #define pgd_index(address) (((address) >> PGDIR_SHIFT) & (PTRS_PER_PGD-1))
  155. #define pmd_index(address) (((address) >> PMD_SHIFT) & (PTRS_PER_PMD-1))
  156. /* to find an entry in a page-table-directory */
  157. #define pgd_offset(mm,addr) ((mm)->pgd + pgd_index(addr))
  158. static inline unsigned long pud_page_vaddr(pud_t pud)
  159. {
  160. return pud_val(pud);
  161. }
  162. #define pud_phys(pud) (pud_val(pud) - PAGE_OFFSET)
  163. #define pud_page(pud) (pfn_to_page(pud_phys(pud) >> PAGE_SHIFT))
  164. /* Find an entry in the second-level page table.. */
  165. static inline pmd_t *pmd_offset(pud_t * pud, unsigned long address)
  166. {
  167. return (pmd_t *) pud_page_vaddr(*pud) + pmd_index(address);
  168. }
  169. /* Find an entry in the third-level page table.. */
  170. #define __pte_offset(address) \
  171. (((address) >> PAGE_SHIFT) & (PTRS_PER_PTE - 1))
  172. #define pte_offset(dir, address) \
  173. ((pte_t *) (pmd_page_vaddr(*dir)) + __pte_offset(address))
  174. #define pte_offset_kernel(dir, address) \
  175. ((pte_t *) pmd_page_vaddr(*(dir)) + __pte_offset(address))
  176. #define pte_offset_map(dir, address) \
  177. ((pte_t *)page_address(pmd_page(*(dir))) + __pte_offset(address))
  178. #define pte_offset_map_nested(dir, address) \
  179. ((pte_t *)page_address(pmd_page(*(dir))) + __pte_offset(address))
  180. #define pte_unmap(pte) ((void)(pte))
  181. #define pte_unmap_nested(pte) ((void)(pte))
  182. /*
  183. * Initialize a new pgd / pmd table with invalid pointers.
  184. */
  185. extern void pgd_init(unsigned long page);
  186. extern void pmd_init(unsigned long page, unsigned long pagetable);
  187. /*
  188. * Non-present pages: high 24 bits are offset, next 8 bits type,
  189. * low 32 bits zero.
  190. */
  191. static inline pte_t mk_swap_pte(unsigned long type, unsigned long offset)
  192. { pte_t pte; pte_val(pte) = (type << 32) | (offset << 40); return pte; }
  193. #define __swp_type(x) (((x).val >> 32) & 0xff)
  194. #define __swp_offset(x) ((x).val >> 40)
  195. #define __swp_entry(type,offset) ((swp_entry_t) { pte_val(mk_swap_pte((type),(offset))) })
  196. #define __pte_to_swp_entry(pte) ((swp_entry_t) { pte_val(pte) })
  197. #define __swp_entry_to_pte(x) ((pte_t) { (x).val })
  198. /*
  199. * Bits 0, 4, 6, and 7 are taken. Let's leave bits 1, 2, 3, and 5 alone to
  200. * make things easier, and only use the upper 56 bits for the page offset...
  201. */
  202. #define PTE_FILE_MAX_BITS 56
  203. #define pte_to_pgoff(_pte) ((_pte).pte >> 8)
  204. #define pgoff_to_pte(off) ((pte_t) { ((off) << 8) | _PAGE_FILE })
  205. #endif /* _ASM_PGTABLE_64_H */