pgtable-32.h 7.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242
  1. /*
  2. * This file is subject to the terms and conditions of the GNU General Public
  3. * License. See the file "COPYING" in the main directory of this archive
  4. * for more details.
  5. *
  6. * Copyright (C) 1994, 95, 96, 97, 98, 99, 2000, 2003 Ralf Baechle
  7. * Copyright (C) 1999, 2000, 2001 Silicon Graphics, Inc.
  8. */
  9. #ifndef _ASM_PGTABLE_32_H
  10. #define _ASM_PGTABLE_32_H
  11. #include <asm/addrspace.h>
  12. #include <asm/page.h>
  13. #include <linux/linkage.h>
  14. #include <asm/cachectl.h>
  15. #include <asm/fixmap.h>
  16. #include <asm-generic/pgtable-nopmd.h>
  17. /*
  18. * - add_wired_entry() add a fixed TLB entry, and move wired register
  19. */
  20. extern void add_wired_entry(unsigned long entrylo0, unsigned long entrylo1,
  21. unsigned long entryhi, unsigned long pagemask);
  22. /*
  23. * - add_temporary_entry() add a temporary TLB entry. We use TLB entries
  24. * starting at the top and working down. This is for populating the
  25. * TLB before trap_init() puts the TLB miss handler in place. It
  26. * should be used only for entries matching the actual page tables,
  27. * to prevent inconsistencies.
  28. */
  29. extern int add_temporary_entry(unsigned long entrylo0, unsigned long entrylo1,
  30. unsigned long entryhi, unsigned long pagemask);
  31. /* Basically we have the same two-level (which is the logical three level
  32. * Linux page table layout folded) page tables as the i386. Some day
  33. * when we have proper page coloring support we can have a 1% quicker
  34. * tlb refill handling mechanism, but for now it is a bit slower but
  35. * works even with the cache aliasing problem the R4k and above have.
  36. */
  37. /* PGDIR_SHIFT determines what a third-level page table entry can map */
  38. #ifdef CONFIG_64BIT_PHYS_ADDR
  39. #define PGDIR_SHIFT 21
  40. #else
  41. #define PGDIR_SHIFT 22
  42. #endif
  43. #define PGDIR_SIZE (1UL << PGDIR_SHIFT)
  44. #define PGDIR_MASK (~(PGDIR_SIZE-1))
  45. /*
  46. * Entries per page directory level: we use two-level, so
  47. * we don't really have any PUD/PMD directory physically.
  48. */
  49. #ifdef CONFIG_64BIT_PHYS_ADDR
  50. #define PGD_ORDER 1
  51. #define PUD_ORDER aieeee_attempt_to_allocate_pud
  52. #define PMD_ORDER 1
  53. #define PTE_ORDER 0
  54. #else
  55. #define PGD_ORDER 0
  56. #define PUD_ORDER aieeee_attempt_to_allocate_pud
  57. #define PMD_ORDER 1
  58. #define PTE_ORDER 0
  59. #endif
  60. #define PTRS_PER_PGD ((PAGE_SIZE << PGD_ORDER) / sizeof(pgd_t))
  61. #define PTRS_PER_PTE ((PAGE_SIZE << PTE_ORDER) / sizeof(pte_t))
  62. #define USER_PTRS_PER_PGD (0x80000000UL/PGDIR_SIZE)
  63. #define FIRST_USER_ADDRESS 0
  64. #define VMALLOC_START MAP_BASE
  65. #ifdef CONFIG_HIGHMEM
  66. # define VMALLOC_END (PKMAP_BASE-2*PAGE_SIZE)
  67. #else
  68. # define VMALLOC_END (FIXADDR_START-2*PAGE_SIZE)
  69. #endif
  70. #ifdef CONFIG_64BIT_PHYS_ADDR
  71. #define pte_ERROR(e) \
  72. printk("%s:%d: bad pte %016Lx.\n", __FILE__, __LINE__, pte_val(e))
  73. #else
  74. #define pte_ERROR(e) \
  75. printk("%s:%d: bad pte %08lx.\n", __FILE__, __LINE__, pte_val(e))
  76. #endif
  77. #define pgd_ERROR(e) \
  78. printk("%s:%d: bad pgd %08lx.\n", __FILE__, __LINE__, pgd_val(e))
  79. extern void load_pgd(unsigned long pg_dir);
  80. extern pte_t invalid_pte_table[PAGE_SIZE/sizeof(pte_t)];
  81. /*
  82. * Empty pgd/pmd entries point to the invalid_pte_table.
  83. */
  84. static inline int pmd_none(pmd_t pmd)
  85. {
  86. return pmd_val(pmd) == (unsigned long) invalid_pte_table;
  87. }
  88. #define pmd_bad(pmd) (pmd_val(pmd) & ~PAGE_MASK)
  89. static inline int pmd_present(pmd_t pmd)
  90. {
  91. return pmd_val(pmd) != (unsigned long) invalid_pte_table;
  92. }
  93. static inline void pmd_clear(pmd_t *pmdp)
  94. {
  95. pmd_val(*pmdp) = ((unsigned long) invalid_pte_table);
  96. }
  97. #if defined(CONFIG_64BIT_PHYS_ADDR) && defined(CONFIG_CPU_MIPS32_R1)
  98. #define pte_page(x) pfn_to_page(pte_pfn(x))
  99. #define pte_pfn(x) ((unsigned long)((x).pte_high >> 6))
  100. static inline pte_t
  101. pfn_pte(unsigned long pfn, pgprot_t prot)
  102. {
  103. pte_t pte;
  104. pte.pte_high = (pfn << 6) | (pgprot_val(prot) & 0x3f);
  105. pte.pte_low = pgprot_val(prot);
  106. return pte;
  107. }
  108. #else
  109. #define pte_page(x) pfn_to_page(pte_pfn(x))
  110. #ifdef CONFIG_CPU_VR41XX
  111. #define pte_pfn(x) ((unsigned long)((x).pte >> (PAGE_SHIFT + 2)))
  112. #define pfn_pte(pfn, prot) __pte(((pfn) << (PAGE_SHIFT + 2)) | pgprot_val(prot))
  113. #else
  114. #define pte_pfn(x) ((unsigned long)((x).pte >> PAGE_SHIFT))
  115. #define pfn_pte(pfn, prot) __pte(((unsigned long long)(pfn) << PAGE_SHIFT) | pgprot_val(prot))
  116. #endif
  117. #endif /* defined(CONFIG_64BIT_PHYS_ADDR) && defined(CONFIG_CPU_MIPS32_R1) */
  118. #define __pgd_offset(address) pgd_index(address)
  119. #define __pud_offset(address) (((address) >> PUD_SHIFT) & (PTRS_PER_PUD-1))
  120. #define __pmd_offset(address) (((address) >> PMD_SHIFT) & (PTRS_PER_PMD-1))
  121. /* to find an entry in a kernel page-table-directory */
  122. #define pgd_offset_k(address) pgd_offset(&init_mm, address)
  123. #define pgd_index(address) (((address) >> PGDIR_SHIFT) & (PTRS_PER_PGD-1))
  124. /* to find an entry in a page-table-directory */
  125. #define pgd_offset(mm,addr) ((mm)->pgd + pgd_index(addr))
  126. /* Find an entry in the third-level page table.. */
  127. #define __pte_offset(address) \
  128. (((address) >> PAGE_SHIFT) & (PTRS_PER_PTE - 1))
  129. #define pte_offset(dir, address) \
  130. ((pte_t *) (pmd_page_vaddr(*dir)) + __pte_offset(address))
  131. #define pte_offset_kernel(dir, address) \
  132. ((pte_t *) pmd_page_vaddr(*(dir)) + __pte_offset(address))
  133. #define pte_offset_map(dir, address) \
  134. ((pte_t *)page_address(pmd_page(*(dir))) + __pte_offset(address))
  135. #define pte_offset_map_nested(dir, address) \
  136. ((pte_t *)page_address(pmd_page(*(dir))) + __pte_offset(address))
  137. #define pte_unmap(pte) ((void)(pte))
  138. #define pte_unmap_nested(pte) ((void)(pte))
  139. #if defined(CONFIG_CPU_R3000) || defined(CONFIG_CPU_TX39XX)
  140. /* Swap entries must have VALID bit cleared. */
  141. #define __swp_type(x) (((x).val >> 10) & 0x1f)
  142. #define __swp_offset(x) ((x).val >> 15)
  143. #define __swp_entry(type,offset) \
  144. ((swp_entry_t) { ((type) << 10) | ((offset) << 15) })
  145. /*
  146. * Bits 0, 4, 8, and 9 are taken, split up 28 bits of offset into this range:
  147. */
  148. #define PTE_FILE_MAX_BITS 28
  149. #define pte_to_pgoff(_pte) ((((_pte).pte >> 1 ) & 0x07) | \
  150. (((_pte).pte >> 2 ) & 0x38) | \
  151. (((_pte).pte >> 10) << 6 ))
  152. #define pgoff_to_pte(off) ((pte_t) { (((off) & 0x07) << 1 ) | \
  153. (((off) & 0x38) << 2 ) | \
  154. (((off) >> 6 ) << 10) | \
  155. _PAGE_FILE })
  156. #else
  157. /* Swap entries must have VALID and GLOBAL bits cleared. */
  158. #if defined(CONFIG_64BIT_PHYS_ADDR) && defined(CONFIG_CPU_MIPS32)
  159. #define __swp_type(x) (((x).val >> 2) & 0x1f)
  160. #define __swp_offset(x) ((x).val >> 7)
  161. #define __swp_entry(type,offset) \
  162. ((swp_entry_t) { ((type) << 2) | ((offset) << 7) })
  163. #else
  164. #define __swp_type(x) (((x).val >> 8) & 0x1f)
  165. #define __swp_offset(x) ((x).val >> 13)
  166. #define __swp_entry(type,offset) \
  167. ((swp_entry_t) { ((type) << 8) | ((offset) << 13) })
  168. #endif /* defined(CONFIG_64BIT_PHYS_ADDR) && defined(CONFIG_CPU_MIPS32) */
  169. #if defined(CONFIG_64BIT_PHYS_ADDR) && defined(CONFIG_CPU_MIPS32)
  170. /*
  171. * Bits 0 and 1 of pte_high are taken, use the rest for the page offset...
  172. */
  173. #define PTE_FILE_MAX_BITS 30
  174. #define pte_to_pgoff(_pte) ((_pte).pte_high >> 2)
  175. #define pgoff_to_pte(off) ((pte_t) { _PAGE_FILE, (off) << 2 })
  176. #else
  177. /*
  178. * Bits 0, 4, 6, and 7 are taken, split up 28 bits of offset into this range:
  179. */
  180. #define PTE_FILE_MAX_BITS 28
  181. #define pte_to_pgoff(_pte) ((((_pte).pte >> 1) & 0x7) | \
  182. (((_pte).pte >> 2) & 0x8) | \
  183. (((_pte).pte >> 8) << 4))
  184. #define pgoff_to_pte(off) ((pte_t) { (((off) & 0x7) << 1) | \
  185. (((off) & 0x8) << 2) | \
  186. (((off) >> 4) << 8) | \
  187. _PAGE_FILE })
  188. #endif
  189. #endif
  190. #if defined(CONFIG_64BIT_PHYS_ADDR) && defined(CONFIG_CPU_MIPS32)
  191. #define __pte_to_swp_entry(pte) ((swp_entry_t) { (pte).pte_high })
  192. #define __swp_entry_to_pte(x) ((pte_t) { 0, (x).val })
  193. #else
  194. #define __pte_to_swp_entry(pte) ((swp_entry_t) { pte_val(pte) })
  195. #define __swp_entry_to_pte(x) ((pte_t) { (x).val })
  196. #endif
  197. #endif /* _ASM_PGTABLE_32_H */