io.h 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654
  1. /*
  2. * This file is subject to the terms and conditions of the GNU General Public
  3. * License. See the file "COPYING" in the main directory of this archive
  4. * for more details.
  5. *
  6. * Copyright (C) 1994, 1995 Waldorf GmbH
  7. * Copyright (C) 1994 - 2000, 06 Ralf Baechle
  8. * Copyright (C) 1999, 2000 Silicon Graphics, Inc.
  9. * Copyright (C) 2004, 2005 MIPS Technologies, Inc. All rights reserved.
  10. * Author: Maciej W. Rozycki <macro@mips.com>
  11. */
  12. #ifndef _ASM_IO_H
  13. #define _ASM_IO_H
  14. #include <linux/compiler.h>
  15. #include <linux/kernel.h>
  16. #include <linux/types.h>
  17. #include <asm/addrspace.h>
  18. #include <asm/byteorder.h>
  19. #include <asm/cpu.h>
  20. #include <asm/cpu-features.h>
  21. #include <asm/page.h>
  22. #include <asm/pgtable-bits.h>
  23. #include <asm/processor.h>
  24. #include <asm/string.h>
  25. #include <ioremap.h>
  26. #include <mangle-port.h>
  27. /*
  28. * Slowdown I/O port space accesses for antique hardware.
  29. */
  30. #undef CONF_SLOWDOWN_IO
  31. /*
  32. * Raw operations are never swapped in software. OTOH values that raw
  33. * operations are working on may or may not have been swapped by the bus
  34. * hardware. An example use would be for flash memory that's used for
  35. * execute in place.
  36. */
  37. # define __raw_ioswabb(a,x) (x)
  38. # define __raw_ioswabw(a,x) (x)
  39. # define __raw_ioswabl(a,x) (x)
  40. # define __raw_ioswabq(a,x) (x)
  41. # define ____raw_ioswabq(a,x) (x)
  42. /* ioswab[bwlq], __mem_ioswab[bwlq] are defined in mangle-port.h */
  43. #define IO_SPACE_LIMIT 0xffff
  44. /*
  45. * On MIPS I/O ports are memory mapped, so we access them using normal
  46. * load/store instructions. mips_io_port_base is the virtual address to
  47. * which all ports are being mapped. For sake of efficiency some code
  48. * assumes that this is an address that can be loaded with a single lui
  49. * instruction, so the lower 16 bits must be zero. Should be true on
  50. * on any sane architecture; generic code does not use this assumption.
  51. */
  52. extern const unsigned long mips_io_port_base;
  53. /*
  54. * Gcc will generate code to load the value of mips_io_port_base after each
  55. * function call which may be fairly wasteful in some cases. So we don't
  56. * play quite by the book. We tell gcc mips_io_port_base is a long variable
  57. * which solves the code generation issue. Now we need to violate the
  58. * aliasing rules a little to make initialization possible and finally we
  59. * will need the barrier() to fight side effects of the aliasing chat.
  60. * This trickery will eventually collapse under gcc's optimizer. Oh well.
  61. */
  62. static inline void set_io_port_base(unsigned long base)
  63. {
  64. * (unsigned long *) &mips_io_port_base = base;
  65. barrier();
  66. }
  67. /*
  68. * Thanks to James van Artsdalen for a better timing-fix than
  69. * the two short jumps: using outb's to a nonexistent port seems
  70. * to guarantee better timings even on fast machines.
  71. *
  72. * On the other hand, I'd like to be sure of a non-existent port:
  73. * I feel a bit unsafe about using 0x80 (should be safe, though)
  74. *
  75. * Linus
  76. *
  77. */
  78. #define __SLOW_DOWN_IO \
  79. __asm__ __volatile__( \
  80. "sb\t$0,0x80(%0)" \
  81. : : "r" (mips_io_port_base));
  82. #ifdef CONF_SLOWDOWN_IO
  83. #ifdef REALLY_SLOW_IO
  84. #define SLOW_DOWN_IO { __SLOW_DOWN_IO; __SLOW_DOWN_IO; __SLOW_DOWN_IO; __SLOW_DOWN_IO; }
  85. #else
  86. #define SLOW_DOWN_IO __SLOW_DOWN_IO
  87. #endif
  88. #else
  89. #define SLOW_DOWN_IO
  90. #endif
  91. /*
  92. * virt_to_phys - map virtual addresses to physical
  93. * @address: address to remap
  94. *
  95. * The returned physical address is the physical (CPU) mapping for
  96. * the memory address given. It is only valid to use this function on
  97. * addresses directly mapped or allocated via kmalloc.
  98. *
  99. * This function does not give bus mappings for DMA transfers. In
  100. * almost all conceivable cases a device driver should not be using
  101. * this function
  102. */
  103. static inline unsigned long virt_to_phys(volatile void * address)
  104. {
  105. return (unsigned long)address - PAGE_OFFSET;
  106. }
  107. /*
  108. * phys_to_virt - map physical address to virtual
  109. * @address: address to remap
  110. *
  111. * The returned virtual address is a current CPU mapping for
  112. * the memory address given. It is only valid to use this function on
  113. * addresses that have a kernel mapping
  114. *
  115. * This function does not handle bus mappings for DMA transfers. In
  116. * almost all conceivable cases a device driver should not be using
  117. * this function
  118. */
  119. static inline void * phys_to_virt(unsigned long address)
  120. {
  121. return (void *)(address + PAGE_OFFSET);
  122. }
  123. /*
  124. * ISA I/O bus memory addresses are 1:1 with the physical address.
  125. */
  126. static inline unsigned long isa_virt_to_bus(volatile void * address)
  127. {
  128. return (unsigned long)address - PAGE_OFFSET;
  129. }
  130. static inline void * isa_bus_to_virt(unsigned long address)
  131. {
  132. return (void *)(address + PAGE_OFFSET);
  133. }
  134. #define isa_page_to_bus page_to_phys
  135. /*
  136. * However PCI ones are not necessarily 1:1 and therefore these interfaces
  137. * are forbidden in portable PCI drivers.
  138. *
  139. * Allow them for x86 for legacy drivers, though.
  140. */
  141. #define virt_to_bus virt_to_phys
  142. #define bus_to_virt phys_to_virt
  143. /*
  144. * isa_slot_offset is the address where E(ISA) busaddress 0 is mapped
  145. * for the processor. This implies the assumption that there is only
  146. * one of these busses.
  147. */
  148. extern unsigned long isa_slot_offset;
  149. /*
  150. * Change "struct page" to physical address.
  151. */
  152. #define page_to_phys(page) ((dma_addr_t)page_to_pfn(page) << PAGE_SHIFT)
  153. extern void __iomem * __ioremap(phys_t offset, phys_t size, unsigned long flags);
  154. extern void __iounmap(volatile void __iomem *addr);
  155. static inline void __iomem * __ioremap_mode(phys_t offset, unsigned long size,
  156. unsigned long flags)
  157. {
  158. #define __IS_LOW512(addr) (!((phys_t)(addr) & (phys_t) ~0x1fffffffULL))
  159. if (cpu_has_64bit_addresses) {
  160. u64 base = UNCAC_BASE;
  161. /*
  162. * R10000 supports a 2 bit uncached attribute therefore
  163. * UNCAC_BASE may not equal IO_BASE.
  164. */
  165. if (flags == _CACHE_UNCACHED)
  166. base = (u64) IO_BASE;
  167. return (void __iomem *) (unsigned long) (base + offset);
  168. } else if (__builtin_constant_p(offset) &&
  169. __builtin_constant_p(size) && __builtin_constant_p(flags)) {
  170. phys_t phys_addr, last_addr;
  171. phys_addr = fixup_bigphys_addr(offset, size);
  172. /* Don't allow wraparound or zero size. */
  173. last_addr = phys_addr + size - 1;
  174. if (!size || last_addr < phys_addr)
  175. return NULL;
  176. /*
  177. * Map uncached objects in the low 512MB of address
  178. * space using KSEG1.
  179. */
  180. if (__IS_LOW512(phys_addr) && __IS_LOW512(last_addr) &&
  181. flags == _CACHE_UNCACHED)
  182. return (void __iomem *)CKSEG1ADDR(phys_addr);
  183. }
  184. return __ioremap(offset, size, flags);
  185. #undef __IS_LOW512
  186. }
  187. /*
  188. * ioremap - map bus memory into CPU space
  189. * @offset: bus address of the memory
  190. * @size: size of the resource to map
  191. *
  192. * ioremap performs a platform specific sequence of operations to
  193. * make bus memory CPU accessible via the readb/readw/readl/writeb/
  194. * writew/writel functions and the other mmio helpers. The returned
  195. * address is not guaranteed to be usable directly as a virtual
  196. * address.
  197. */
  198. #define ioremap(offset, size) \
  199. __ioremap_mode((offset), (size), _CACHE_UNCACHED)
  200. /*
  201. * ioremap_nocache - map bus memory into CPU space
  202. * @offset: bus address of the memory
  203. * @size: size of the resource to map
  204. *
  205. * ioremap_nocache performs a platform specific sequence of operations to
  206. * make bus memory CPU accessible via the readb/readw/readl/writeb/
  207. * writew/writel functions and the other mmio helpers. The returned
  208. * address is not guaranteed to be usable directly as a virtual
  209. * address.
  210. *
  211. * This version of ioremap ensures that the memory is marked uncachable
  212. * on the CPU as well as honouring existing caching rules from things like
  213. * the PCI bus. Note that there are other caches and buffers on many
  214. * busses. In paticular driver authors should read up on PCI writes
  215. *
  216. * It's useful if some control registers are in such an area and
  217. * write combining or read caching is not desirable:
  218. */
  219. #define ioremap_nocache(offset, size) \
  220. __ioremap_mode((offset), (size), _CACHE_UNCACHED)
  221. /*
  222. * ioremap_cachable - map bus memory into CPU space
  223. * @offset: bus address of the memory
  224. * @size: size of the resource to map
  225. *
  226. * ioremap_nocache performs a platform specific sequence of operations to
  227. * make bus memory CPU accessible via the readb/readw/readl/writeb/
  228. * writew/writel functions and the other mmio helpers. The returned
  229. * address is not guaranteed to be usable directly as a virtual
  230. * address.
  231. *
  232. * This version of ioremap ensures that the memory is marked cachable by
  233. * the CPU. Also enables full write-combining. Useful for some
  234. * memory-like regions on I/O busses.
  235. */
  236. #define ioremap_cachable(offset, size) \
  237. __ioremap_mode((offset), (size), PAGE_CACHABLE_DEFAULT)
  238. /*
  239. * These two are MIPS specific ioremap variant. ioremap_cacheable_cow
  240. * requests a cachable mapping, ioremap_uncached_accelerated requests a
  241. * mapping using the uncached accelerated mode which isn't supported on
  242. * all processors.
  243. */
  244. #define ioremap_cacheable_cow(offset, size) \
  245. __ioremap_mode((offset), (size), _CACHE_CACHABLE_COW)
  246. #define ioremap_uncached_accelerated(offset, size) \
  247. __ioremap_mode((offset), (size), _CACHE_UNCACHED_ACCELERATED)
  248. static inline void iounmap(volatile void __iomem *addr)
  249. {
  250. #define __IS_KSEG1(addr) (((unsigned long)(addr) & ~0x1fffffffUL) == CKSEG1)
  251. if (cpu_has_64bit_addresses ||
  252. (__builtin_constant_p(addr) && __IS_KSEG1(addr)))
  253. return;
  254. __iounmap(addr);
  255. #undef __IS_KSEG1
  256. }
  257. #define __BUILD_MEMORY_SINGLE(pfx, bwlq, type, irq) \
  258. \
  259. static inline void pfx##write##bwlq(type val, \
  260. volatile void __iomem *mem) \
  261. { \
  262. volatile type *__mem; \
  263. type __val; \
  264. \
  265. __mem = (void *)__swizzle_addr_##bwlq((unsigned long)(mem)); \
  266. \
  267. __val = pfx##ioswab##bwlq(__mem, val); \
  268. \
  269. if (sizeof(type) != sizeof(u64) || sizeof(u64) == sizeof(long)) \
  270. *__mem = __val; \
  271. else if (cpu_has_64bits) { \
  272. unsigned long __flags; \
  273. type __tmp; \
  274. \
  275. if (irq) \
  276. local_irq_save(__flags); \
  277. __asm__ __volatile__( \
  278. ".set mips3" "\t\t# __writeq""\n\t" \
  279. "dsll32 %L0, %L0, 0" "\n\t" \
  280. "dsrl32 %L0, %L0, 0" "\n\t" \
  281. "dsll32 %M0, %M0, 0" "\n\t" \
  282. "or %L0, %L0, %M0" "\n\t" \
  283. "sd %L0, %2" "\n\t" \
  284. ".set mips0" "\n" \
  285. : "=r" (__tmp) \
  286. : "0" (__val), "m" (*__mem)); \
  287. if (irq) \
  288. local_irq_restore(__flags); \
  289. } else \
  290. BUG(); \
  291. } \
  292. \
  293. static inline type pfx##read##bwlq(const volatile void __iomem *mem) \
  294. { \
  295. volatile type *__mem; \
  296. type __val; \
  297. \
  298. __mem = (void *)__swizzle_addr_##bwlq((unsigned long)(mem)); \
  299. \
  300. if (sizeof(type) != sizeof(u64) || sizeof(u64) == sizeof(long)) \
  301. __val = *__mem; \
  302. else if (cpu_has_64bits) { \
  303. unsigned long __flags; \
  304. \
  305. if (irq) \
  306. local_irq_save(__flags); \
  307. __asm__ __volatile__( \
  308. ".set mips3" "\t\t# __readq" "\n\t" \
  309. "ld %L0, %1" "\n\t" \
  310. "dsra32 %M0, %L0, 0" "\n\t" \
  311. "sll %L0, %L0, 0" "\n\t" \
  312. ".set mips0" "\n" \
  313. : "=r" (__val) \
  314. : "m" (*__mem)); \
  315. if (irq) \
  316. local_irq_restore(__flags); \
  317. } else { \
  318. __val = 0; \
  319. BUG(); \
  320. } \
  321. \
  322. return pfx##ioswab##bwlq(__mem, __val); \
  323. }
  324. #define __BUILD_IOPORT_SINGLE(pfx, bwlq, type, p, slow) \
  325. \
  326. static inline void pfx##out##bwlq##p(type val, unsigned long port) \
  327. { \
  328. volatile type *__addr; \
  329. type __val; \
  330. \
  331. __addr = (void *)__swizzle_addr_##bwlq(mips_io_port_base + port); \
  332. \
  333. __val = pfx##ioswab##bwlq(__addr, val); \
  334. \
  335. /* Really, we want this to be atomic */ \
  336. BUILD_BUG_ON(sizeof(type) > sizeof(unsigned long)); \
  337. \
  338. *__addr = __val; \
  339. slow; \
  340. } \
  341. \
  342. static inline type pfx##in##bwlq##p(unsigned long port) \
  343. { \
  344. volatile type *__addr; \
  345. type __val; \
  346. \
  347. __addr = (void *)__swizzle_addr_##bwlq(mips_io_port_base + port); \
  348. \
  349. BUILD_BUG_ON(sizeof(type) > sizeof(unsigned long)); \
  350. \
  351. __val = *__addr; \
  352. slow; \
  353. \
  354. return pfx##ioswab##bwlq(__addr, __val); \
  355. }
  356. #define __BUILD_MEMORY_PFX(bus, bwlq, type) \
  357. \
  358. __BUILD_MEMORY_SINGLE(bus, bwlq, type, 1)
  359. #define BUILDIO_MEM(bwlq, type) \
  360. \
  361. __BUILD_MEMORY_PFX(__raw_, bwlq, type) \
  362. __BUILD_MEMORY_PFX(, bwlq, type) \
  363. __BUILD_MEMORY_PFX(__mem_, bwlq, type) \
  364. BUILDIO_MEM(b, u8)
  365. BUILDIO_MEM(w, u16)
  366. BUILDIO_MEM(l, u32)
  367. BUILDIO_MEM(q, u64)
  368. #define __BUILD_IOPORT_PFX(bus, bwlq, type) \
  369. __BUILD_IOPORT_SINGLE(bus, bwlq, type, ,) \
  370. __BUILD_IOPORT_SINGLE(bus, bwlq, type, _p, SLOW_DOWN_IO)
  371. #define BUILDIO_IOPORT(bwlq, type) \
  372. __BUILD_IOPORT_PFX(, bwlq, type) \
  373. __BUILD_IOPORT_PFX(__mem_, bwlq, type)
  374. BUILDIO_IOPORT(b, u8)
  375. BUILDIO_IOPORT(w, u16)
  376. BUILDIO_IOPORT(l, u32)
  377. #ifdef CONFIG_64BIT
  378. BUILDIO_IOPORT(q, u64)
  379. #endif
  380. #define __BUILDIO(bwlq, type) \
  381. \
  382. __BUILD_MEMORY_SINGLE(____raw_, bwlq, type, 0)
  383. __BUILDIO(q, u64)
  384. #define readb_relaxed readb
  385. #define readw_relaxed readw
  386. #define readl_relaxed readl
  387. #define readq_relaxed readq
  388. /*
  389. * Some code tests for these symbols
  390. */
  391. #define readq readq
  392. #define writeq writeq
  393. #define __BUILD_MEMORY_STRING(bwlq, type) \
  394. \
  395. static inline void writes##bwlq(volatile void __iomem *mem, \
  396. const void *addr, unsigned int count) \
  397. { \
  398. const volatile type *__addr = addr; \
  399. \
  400. while (count--) { \
  401. __mem_write##bwlq(*__addr, mem); \
  402. __addr++; \
  403. } \
  404. } \
  405. \
  406. static inline void reads##bwlq(volatile void __iomem *mem, void *addr, \
  407. unsigned int count) \
  408. { \
  409. volatile type *__addr = addr; \
  410. \
  411. while (count--) { \
  412. *__addr = __mem_read##bwlq(mem); \
  413. __addr++; \
  414. } \
  415. }
  416. #define __BUILD_IOPORT_STRING(bwlq, type) \
  417. \
  418. static inline void outs##bwlq(unsigned long port, const void *addr, \
  419. unsigned int count) \
  420. { \
  421. const volatile type *__addr = addr; \
  422. \
  423. while (count--) { \
  424. __mem_out##bwlq(*__addr, port); \
  425. __addr++; \
  426. } \
  427. } \
  428. \
  429. static inline void ins##bwlq(unsigned long port, void *addr, \
  430. unsigned int count) \
  431. { \
  432. volatile type *__addr = addr; \
  433. \
  434. while (count--) { \
  435. *__addr = __mem_in##bwlq(port); \
  436. __addr++; \
  437. } \
  438. }
  439. #define BUILDSTRING(bwlq, type) \
  440. \
  441. __BUILD_MEMORY_STRING(bwlq, type) \
  442. __BUILD_IOPORT_STRING(bwlq, type)
  443. BUILDSTRING(b, u8)
  444. BUILDSTRING(w, u16)
  445. BUILDSTRING(l, u32)
  446. #ifdef CONFIG_64BIT
  447. BUILDSTRING(q, u64)
  448. #endif
  449. /* Depends on MIPS II instruction set */
  450. #define mmiowb() asm volatile ("sync" ::: "memory")
  451. static inline void memset_io(volatile void __iomem *addr, unsigned char val, int count)
  452. {
  453. memset((void __force *) addr, val, count);
  454. }
  455. static inline void memcpy_fromio(void *dst, const volatile void __iomem *src, int count)
  456. {
  457. memcpy(dst, (void __force *) src, count);
  458. }
  459. static inline void memcpy_toio(volatile void __iomem *dst, const void *src, int count)
  460. {
  461. memcpy((void __force *) dst, src, count);
  462. }
  463. /*
  464. * Memory Mapped I/O
  465. */
  466. #define ioread8(addr) readb(addr)
  467. #define ioread16(addr) readw(addr)
  468. #define ioread32(addr) readl(addr)
  469. #define iowrite8(b,addr) writeb(b,addr)
  470. #define iowrite16(w,addr) writew(w,addr)
  471. #define iowrite32(l,addr) writel(l,addr)
  472. #define ioread8_rep(a,b,c) readsb(a,b,c)
  473. #define ioread16_rep(a,b,c) readsw(a,b,c)
  474. #define ioread32_rep(a,b,c) readsl(a,b,c)
  475. #define iowrite8_rep(a,b,c) writesb(a,b,c)
  476. #define iowrite16_rep(a,b,c) writesw(a,b,c)
  477. #define iowrite32_rep(a,b,c) writesl(a,b,c)
  478. /* Create a virtual mapping cookie for an IO port range */
  479. extern void __iomem *ioport_map(unsigned long port, unsigned int nr);
  480. extern void ioport_unmap(void __iomem *);
  481. /* Create a virtual mapping cookie for a PCI BAR (memory or IO) */
  482. struct pci_dev;
  483. extern void __iomem *pci_iomap(struct pci_dev *dev, int bar, unsigned long max);
  484. extern void pci_iounmap(struct pci_dev *dev, void __iomem *);
  485. /*
  486. * ISA space is 'always mapped' on currently supported MIPS systems, no need
  487. * to explicitly ioremap() it. The fact that the ISA IO space is mapped
  488. * to PAGE_OFFSET is pure coincidence - it does not mean ISA values
  489. * are physical addresses. The following constant pointer can be
  490. * used as the IO-area pointer (it can be iounmapped as well, so the
  491. * analogy with PCI is quite large):
  492. */
  493. #define __ISA_IO_base ((char *)(isa_slot_offset))
  494. /*
  495. * We don't have csum_partial_copy_fromio() yet, so we cheat here and
  496. * just copy it. The net code will then do the checksum later.
  497. */
  498. #define eth_io_copy_and_sum(skb,src,len,unused) memcpy_fromio((skb)->data,(src),(len))
  499. /*
  500. * check_signature - find BIOS signatures
  501. * @io_addr: mmio address to check
  502. * @signature: signature block
  503. * @length: length of signature
  504. *
  505. * Perform a signature comparison with the mmio address io_addr. This
  506. * address should have been obtained by ioremap.
  507. * Returns 1 on a match.
  508. */
  509. static inline int check_signature(char __iomem *io_addr,
  510. const unsigned char *signature, int length)
  511. {
  512. int retval = 0;
  513. do {
  514. if (readb(io_addr) != *signature)
  515. goto out;
  516. io_addr++;
  517. signature++;
  518. length--;
  519. } while (length);
  520. retval = 1;
  521. out:
  522. return retval;
  523. }
  524. /*
  525. * The caches on some architectures aren't dma-coherent and have need to
  526. * handle this in software. There are three types of operations that
  527. * can be applied to dma buffers.
  528. *
  529. * - dma_cache_wback_inv(start, size) makes caches and coherent by
  530. * writing the content of the caches back to memory, if necessary.
  531. * The function also invalidates the affected part of the caches as
  532. * necessary before DMA transfers from outside to memory.
  533. * - dma_cache_wback(start, size) makes caches and coherent by
  534. * writing the content of the caches back to memory, if necessary.
  535. * The function also invalidates the affected part of the caches as
  536. * necessary before DMA transfers from outside to memory.
  537. * - dma_cache_inv(start, size) invalidates the affected parts of the
  538. * caches. Dirty lines of the caches may be written back or simply
  539. * be discarded. This operation is necessary before dma operations
  540. * to the memory.
  541. */
  542. #ifdef CONFIG_DMA_NONCOHERENT
  543. extern void (*_dma_cache_wback_inv)(unsigned long start, unsigned long size);
  544. extern void (*_dma_cache_wback)(unsigned long start, unsigned long size);
  545. extern void (*_dma_cache_inv)(unsigned long start, unsigned long size);
  546. #define dma_cache_wback_inv(start, size) _dma_cache_wback_inv(start,size)
  547. #define dma_cache_wback(start, size) _dma_cache_wback(start,size)
  548. #define dma_cache_inv(start, size) _dma_cache_inv(start,size)
  549. #else /* Sane hardware */
  550. #define dma_cache_wback_inv(start,size) \
  551. do { (void) (start); (void) (size); } while (0)
  552. #define dma_cache_wback(start,size) \
  553. do { (void) (start); (void) (size); } while (0)
  554. #define dma_cache_inv(start,size) \
  555. do { (void) (start); (void) (size); } while (0)
  556. #endif /* CONFIG_DMA_NONCOHERENT */
  557. /*
  558. * Read a 32-bit register that requires a 64-bit read cycle on the bus.
  559. * Avoid interrupt mucking, just adjust the address for 4-byte access.
  560. * Assume the addresses are 8-byte aligned.
  561. */
  562. #ifdef __MIPSEB__
  563. #define __CSR_32_ADJUST 4
  564. #else
  565. #define __CSR_32_ADJUST 0
  566. #endif
  567. #define csr_out32(v,a) (*(volatile u32 *)((unsigned long)(a) + __CSR_32_ADJUST) = (v))
  568. #define csr_in32(a) (*(volatile u32 *)((unsigned long)(a) + __CSR_32_ADJUST))
  569. /*
  570. * Convert a physical pointer to a virtual kernel pointer for /dev/mem
  571. * access
  572. */
  573. #define xlate_dev_mem_ptr(p) __va(p)
  574. /*
  575. * Convert a virtual cached pointer to an uncached pointer
  576. */
  577. #define xlate_dev_kmem_ptr(p) p
  578. #endif /* _ASM_IO_H */