cpu-features.h 6.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212
  1. /*
  2. * This file is subject to the terms and conditions of the GNU General Public
  3. * License. See the file "COPYING" in the main directory of this archive
  4. * for more details.
  5. *
  6. * Copyright (C) 2003, 2004 Ralf Baechle
  7. * Copyright (C) 2004 Maciej W. Rozycki
  8. */
  9. #ifndef __ASM_CPU_FEATURES_H
  10. #define __ASM_CPU_FEATURES_H
  11. #include <asm/cpu.h>
  12. #include <asm/cpu-info.h>
  13. #include <cpu-feature-overrides.h>
  14. /*
  15. * SMP assumption: Options of CPU 0 are a superset of all processors.
  16. * This is true for all known MIPS systems.
  17. */
  18. #ifndef cpu_has_tlb
  19. #define cpu_has_tlb (cpu_data[0].options & MIPS_CPU_TLB)
  20. #endif
  21. #ifndef cpu_has_4kex
  22. #define cpu_has_4kex (cpu_data[0].options & MIPS_CPU_4KEX)
  23. #endif
  24. #ifndef cpu_has_3k_cache
  25. #define cpu_has_3k_cache (cpu_data[0].options & MIPS_CPU_3K_CACHE)
  26. #endif
  27. #define cpu_has_6k_cache 0
  28. #define cpu_has_8k_cache 0
  29. #ifndef cpu_has_4k_cache
  30. #define cpu_has_4k_cache (cpu_data[0].options & MIPS_CPU_4K_CACHE)
  31. #endif
  32. #ifndef cpu_has_tx39_cache
  33. #define cpu_has_tx39_cache (cpu_data[0].options & MIPS_CPU_TX39_CACHE)
  34. #endif
  35. #ifndef cpu_has_sb1_cache
  36. #define cpu_has_sb1_cache (cpu_data[0].options & MIPS_CPU_SB1_CACHE)
  37. #endif
  38. #ifndef cpu_has_fpu
  39. #define cpu_has_fpu (current_cpu_data.options & MIPS_CPU_FPU)
  40. #endif
  41. #ifndef cpu_has_32fpr
  42. #define cpu_has_32fpr (cpu_data[0].options & MIPS_CPU_32FPR)
  43. #endif
  44. #ifndef cpu_has_counter
  45. #define cpu_has_counter (cpu_data[0].options & MIPS_CPU_COUNTER)
  46. #endif
  47. #ifndef cpu_has_watch
  48. #define cpu_has_watch (cpu_data[0].options & MIPS_CPU_WATCH)
  49. #endif
  50. #ifndef cpu_has_divec
  51. #define cpu_has_divec (cpu_data[0].options & MIPS_CPU_DIVEC)
  52. #endif
  53. #ifndef cpu_has_vce
  54. #define cpu_has_vce (cpu_data[0].options & MIPS_CPU_VCE)
  55. #endif
  56. #ifndef cpu_has_cache_cdex_p
  57. #define cpu_has_cache_cdex_p (cpu_data[0].options & MIPS_CPU_CACHE_CDEX_P)
  58. #endif
  59. #ifndef cpu_has_cache_cdex_s
  60. #define cpu_has_cache_cdex_s (cpu_data[0].options & MIPS_CPU_CACHE_CDEX_S)
  61. #endif
  62. #ifndef cpu_has_prefetch
  63. #define cpu_has_prefetch (cpu_data[0].options & MIPS_CPU_PREFETCH)
  64. #endif
  65. #ifndef cpu_has_mcheck
  66. #define cpu_has_mcheck (cpu_data[0].options & MIPS_CPU_MCHECK)
  67. #endif
  68. #ifndef cpu_has_ejtag
  69. #define cpu_has_ejtag (cpu_data[0].options & MIPS_CPU_EJTAG)
  70. #endif
  71. #ifndef cpu_has_llsc
  72. #define cpu_has_llsc (cpu_data[0].options & MIPS_CPU_LLSC)
  73. #endif
  74. #ifndef cpu_has_mips16
  75. #define cpu_has_mips16 (cpu_data[0].ases & MIPS_ASE_MIPS16)
  76. #endif
  77. #ifndef cpu_has_mdmx
  78. #define cpu_has_mdmx (cpu_data[0].ases & MIPS_ASE_MDMX)
  79. #endif
  80. #ifndef cpu_has_mips3d
  81. #define cpu_has_mips3d (cpu_data[0].ases & MIPS_ASE_MIPS3D)
  82. #endif
  83. #ifndef cpu_has_smartmips
  84. #define cpu_has_smartmips (cpu_data[0].ases & MIPS_ASE_SMARTMIPS)
  85. #endif
  86. #ifndef cpu_has_vtag_icache
  87. #define cpu_has_vtag_icache (cpu_data[0].icache.flags & MIPS_CACHE_VTAG)
  88. #endif
  89. #ifndef cpu_has_dc_aliases
  90. #define cpu_has_dc_aliases (cpu_data[0].dcache.flags & MIPS_CACHE_ALIASES)
  91. #endif
  92. #ifndef cpu_has_ic_fills_f_dc
  93. #define cpu_has_ic_fills_f_dc (cpu_data[0].icache.flags & MIPS_CACHE_IC_F_DC)
  94. #endif
  95. #ifndef cpu_has_pindexed_dcache
  96. #define cpu_has_pindexed_dcache (cpu_data[0].dcache.flags & MIPS_CACHE_PINDEX)
  97. #endif
  98. /*
  99. * I-Cache snoops remote store. This only matters on SMP. Some multiprocessors
  100. * such as the R10000 have I-Caches that snoop local stores; the embedded ones
  101. * don't. For maintaining I-cache coherency this means we need to flush the
  102. * D-cache all the way back to whever the I-cache does refills from, so the
  103. * I-cache has a chance to see the new data at all. Then we have to flush the
  104. * I-cache also.
  105. * Note we may have been rescheduled and may no longer be running on the CPU
  106. * that did the store so we can't optimize this into only doing the flush on
  107. * the local CPU.
  108. */
  109. #ifndef cpu_icache_snoops_remote_store
  110. #ifdef CONFIG_SMP
  111. #define cpu_icache_snoops_remote_store (cpu_data[0].icache.flags & MIPS_IC_SNOOPS_REMOTE)
  112. #else
  113. #define cpu_icache_snoops_remote_store 1
  114. #endif
  115. #endif
  116. # ifndef cpu_has_mips32r1
  117. # define cpu_has_mips32r1 (cpu_data[0].isa_level & MIPS_CPU_ISA_M32R1)
  118. # endif
  119. # ifndef cpu_has_mips32r2
  120. # define cpu_has_mips32r2 (cpu_data[0].isa_level & MIPS_CPU_ISA_M32R2)
  121. # endif
  122. # ifndef cpu_has_mips64r1
  123. # define cpu_has_mips64r1 (cpu_data[0].isa_level & MIPS_CPU_ISA_M64R1)
  124. # endif
  125. # ifndef cpu_has_mips64r2
  126. # define cpu_has_mips64r2 (cpu_data[0].isa_level & MIPS_CPU_ISA_M64R2)
  127. # endif
  128. /*
  129. * Shortcuts ...
  130. */
  131. #define cpu_has_mips32 (cpu_has_mips32r1 | cpu_has_mips32r2)
  132. #define cpu_has_mips64 (cpu_has_mips64r1 | cpu_has_mips64r2)
  133. #define cpu_has_mips_r1 (cpu_has_mips32r1 | cpu_has_mips64r1)
  134. #define cpu_has_mips_r2 (cpu_has_mips32r2 | cpu_has_mips64r2)
  135. #ifndef cpu_has_dsp
  136. #define cpu_has_dsp (cpu_data[0].ases & MIPS_ASE_DSP)
  137. #endif
  138. #ifndef cpu_has_mipsmt
  139. #define cpu_has_mipsmt (cpu_data[0].ases & MIPS_ASE_MIPSMT)
  140. #endif
  141. #ifdef CONFIG_32BIT
  142. # ifndef cpu_has_nofpuex
  143. # define cpu_has_nofpuex (cpu_data[0].options & MIPS_CPU_NOFPUEX)
  144. # endif
  145. # ifndef cpu_has_64bits
  146. # define cpu_has_64bits (cpu_data[0].isa_level & MIPS_CPU_ISA_64BIT)
  147. # endif
  148. # ifndef cpu_has_64bit_zero_reg
  149. # define cpu_has_64bit_zero_reg (cpu_data[0].isa_level & MIPS_CPU_ISA_64BIT)
  150. # endif
  151. # ifndef cpu_has_64bit_gp_regs
  152. # define cpu_has_64bit_gp_regs 0
  153. # endif
  154. # ifndef cpu_has_64bit_addresses
  155. # define cpu_has_64bit_addresses 0
  156. # endif
  157. #endif
  158. #ifdef CONFIG_64BIT
  159. # ifndef cpu_has_nofpuex
  160. # define cpu_has_nofpuex 0
  161. # endif
  162. # ifndef cpu_has_64bits
  163. # define cpu_has_64bits 1
  164. # endif
  165. # ifndef cpu_has_64bit_zero_reg
  166. # define cpu_has_64bit_zero_reg 1
  167. # endif
  168. # ifndef cpu_has_64bit_gp_regs
  169. # define cpu_has_64bit_gp_regs 1
  170. # endif
  171. # ifndef cpu_has_64bit_addresses
  172. # define cpu_has_64bit_addresses 1
  173. # endif
  174. #endif
  175. #if defined(CONFIG_CPU_MIPSR2_IRQ_VI) && !defined(cpu_has_vint)
  176. # define cpu_has_vint (cpu_data[0].options & MIPS_CPU_VINT)
  177. #elif !defined(cpu_has_vint)
  178. # define cpu_has_vint 0
  179. #endif
  180. #if defined(CONFIG_CPU_MIPSR2_IRQ_EI) && !defined(cpu_has_veic)
  181. # define cpu_has_veic (cpu_data[0].options & MIPS_CPU_VEIC)
  182. #elif !defined(cpu_has_veic)
  183. # define cpu_has_veic 0
  184. #endif
  185. #ifndef cpu_has_inclusive_pcaches
  186. #define cpu_has_inclusive_pcaches (cpu_data[0].options & MIPS_CPU_INCLUSIVE_CACHES)
  187. #endif
  188. #ifndef cpu_dcache_line_size
  189. #define cpu_dcache_line_size() current_cpu_data.dcache.linesz
  190. #endif
  191. #ifndef cpu_icache_line_size
  192. #define cpu_icache_line_size() current_cpu_data.icache.linesz
  193. #endif
  194. #ifndef cpu_scache_line_size
  195. #define cpu_scache_line_size() current_cpu_data.scache.linesz
  196. #endif
  197. #endif /* __ASM_CPU_FEATURES_H */