processor.h 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704
  1. #ifndef _ASM_IA64_PROCESSOR_H
  2. #define _ASM_IA64_PROCESSOR_H
  3. /*
  4. * Copyright (C) 1998-2004 Hewlett-Packard Co
  5. * David Mosberger-Tang <davidm@hpl.hp.com>
  6. * Stephane Eranian <eranian@hpl.hp.com>
  7. * Copyright (C) 1999 Asit Mallick <asit.k.mallick@intel.com>
  8. * Copyright (C) 1999 Don Dugger <don.dugger@intel.com>
  9. *
  10. * 11/24/98 S.Eranian added ia64_set_iva()
  11. * 12/03/99 D. Mosberger implement thread_saved_pc() via kernel unwind API
  12. * 06/16/00 A. Mallick added csd/ssd/tssd for ia32 support
  13. */
  14. #include <asm/intrinsics.h>
  15. #include <asm/kregs.h>
  16. #include <asm/ptrace.h>
  17. #include <asm/ustack.h>
  18. #define IA64_NUM_DBG_REGS 8
  19. #define DEFAULT_MAP_BASE __IA64_UL_CONST(0x2000000000000000)
  20. #define DEFAULT_TASK_SIZE __IA64_UL_CONST(0xa000000000000000)
  21. /*
  22. * TASK_SIZE really is a mis-named. It really is the maximum user
  23. * space address (plus one). On IA-64, there are five regions of 2TB
  24. * each (assuming 8KB page size), for a total of 8TB of user virtual
  25. * address space.
  26. */
  27. #define TASK_SIZE (current->thread.task_size)
  28. /*
  29. * This decides where the kernel will search for a free chunk of vm
  30. * space during mmap's.
  31. */
  32. #define TASK_UNMAPPED_BASE (current->thread.map_base)
  33. #define IA64_THREAD_FPH_VALID (__IA64_UL(1) << 0) /* floating-point high state valid? */
  34. #define IA64_THREAD_DBG_VALID (__IA64_UL(1) << 1) /* debug registers valid? */
  35. #define IA64_THREAD_PM_VALID (__IA64_UL(1) << 2) /* performance registers valid? */
  36. #define IA64_THREAD_UAC_NOPRINT (__IA64_UL(1) << 3) /* don't log unaligned accesses */
  37. #define IA64_THREAD_UAC_SIGBUS (__IA64_UL(1) << 4) /* generate SIGBUS on unaligned acc. */
  38. #define IA64_THREAD_MIGRATION (__IA64_UL(1) << 5) /* require migration
  39. sync at ctx sw */
  40. #define IA64_THREAD_FPEMU_NOPRINT (__IA64_UL(1) << 6) /* don't log any fpswa faults */
  41. #define IA64_THREAD_FPEMU_SIGFPE (__IA64_UL(1) << 7) /* send a SIGFPE for fpswa faults */
  42. #define IA64_THREAD_UAC_SHIFT 3
  43. #define IA64_THREAD_UAC_MASK (IA64_THREAD_UAC_NOPRINT | IA64_THREAD_UAC_SIGBUS)
  44. #define IA64_THREAD_FPEMU_SHIFT 6
  45. #define IA64_THREAD_FPEMU_MASK (IA64_THREAD_FPEMU_NOPRINT | IA64_THREAD_FPEMU_SIGFPE)
  46. /*
  47. * This shift should be large enough to be able to represent 1000000000/itc_freq with good
  48. * accuracy while being small enough to fit 10*1000000000<<IA64_NSEC_PER_CYC_SHIFT in 64 bits
  49. * (this will give enough slack to represent 10 seconds worth of time as a scaled number).
  50. */
  51. #define IA64_NSEC_PER_CYC_SHIFT 30
  52. #ifndef __ASSEMBLY__
  53. #include <linux/cache.h>
  54. #include <linux/compiler.h>
  55. #include <linux/threads.h>
  56. #include <linux/types.h>
  57. #include <asm/fpu.h>
  58. #include <asm/page.h>
  59. #include <asm/percpu.h>
  60. #include <asm/rse.h>
  61. #include <asm/unwind.h>
  62. #include <asm/atomic.h>
  63. #ifdef CONFIG_NUMA
  64. #include <asm/nodedata.h>
  65. #endif
  66. /* like above but expressed as bitfields for more efficient access: */
  67. struct ia64_psr {
  68. __u64 reserved0 : 1;
  69. __u64 be : 1;
  70. __u64 up : 1;
  71. __u64 ac : 1;
  72. __u64 mfl : 1;
  73. __u64 mfh : 1;
  74. __u64 reserved1 : 7;
  75. __u64 ic : 1;
  76. __u64 i : 1;
  77. __u64 pk : 1;
  78. __u64 reserved2 : 1;
  79. __u64 dt : 1;
  80. __u64 dfl : 1;
  81. __u64 dfh : 1;
  82. __u64 sp : 1;
  83. __u64 pp : 1;
  84. __u64 di : 1;
  85. __u64 si : 1;
  86. __u64 db : 1;
  87. __u64 lp : 1;
  88. __u64 tb : 1;
  89. __u64 rt : 1;
  90. __u64 reserved3 : 4;
  91. __u64 cpl : 2;
  92. __u64 is : 1;
  93. __u64 mc : 1;
  94. __u64 it : 1;
  95. __u64 id : 1;
  96. __u64 da : 1;
  97. __u64 dd : 1;
  98. __u64 ss : 1;
  99. __u64 ri : 2;
  100. __u64 ed : 1;
  101. __u64 bn : 1;
  102. __u64 reserved4 : 19;
  103. };
  104. /*
  105. * CPU type, hardware bug flags, and per-CPU state. Frequently used
  106. * state comes earlier:
  107. */
  108. struct cpuinfo_ia64 {
  109. __u32 softirq_pending;
  110. __u64 itm_delta; /* # of clock cycles between clock ticks */
  111. __u64 itm_next; /* interval timer mask value to use for next clock tick */
  112. __u64 nsec_per_cyc; /* (1000000000<<IA64_NSEC_PER_CYC_SHIFT)/itc_freq */
  113. __u64 unimpl_va_mask; /* mask of unimplemented virtual address bits (from PAL) */
  114. __u64 unimpl_pa_mask; /* mask of unimplemented physical address bits (from PAL) */
  115. __u64 itc_freq; /* frequency of ITC counter */
  116. __u64 proc_freq; /* frequency of processor */
  117. __u64 cyc_per_usec; /* itc_freq/1000000 */
  118. __u64 ptce_base;
  119. __u32 ptce_count[2];
  120. __u32 ptce_stride[2];
  121. struct task_struct *ksoftirqd; /* kernel softirq daemon for this CPU */
  122. #ifdef CONFIG_SMP
  123. __u64 loops_per_jiffy;
  124. int cpu;
  125. __u32 socket_id; /* physical processor socket id */
  126. __u16 core_id; /* core id */
  127. __u16 thread_id; /* thread id */
  128. __u16 num_log; /* Total number of logical processors on
  129. * this socket that were successfully booted */
  130. __u8 cores_per_socket; /* Cores per processor socket */
  131. __u8 threads_per_core; /* Threads per core */
  132. #endif
  133. /* CPUID-derived information: */
  134. __u64 ppn;
  135. __u64 features;
  136. __u8 number;
  137. __u8 revision;
  138. __u8 model;
  139. __u8 family;
  140. __u8 archrev;
  141. char vendor[16];
  142. char *model_name;
  143. #ifdef CONFIG_NUMA
  144. struct ia64_node_data *node_data;
  145. #endif
  146. };
  147. DECLARE_PER_CPU(struct cpuinfo_ia64, cpu_info);
  148. /*
  149. * The "local" data variable. It refers to the per-CPU data of the currently executing
  150. * CPU, much like "current" points to the per-task data of the currently executing task.
  151. * Do not use the address of local_cpu_data, since it will be different from
  152. * cpu_data(smp_processor_id())!
  153. */
  154. #define local_cpu_data (&__ia64_per_cpu_var(cpu_info))
  155. #define cpu_data(cpu) (&per_cpu(cpu_info, cpu))
  156. extern void print_cpu_info (struct cpuinfo_ia64 *);
  157. typedef struct {
  158. unsigned long seg;
  159. } mm_segment_t;
  160. #define SET_UNALIGN_CTL(task,value) \
  161. ({ \
  162. (task)->thread.flags = (((task)->thread.flags & ~IA64_THREAD_UAC_MASK) \
  163. | (((value) << IA64_THREAD_UAC_SHIFT) & IA64_THREAD_UAC_MASK)); \
  164. 0; \
  165. })
  166. #define GET_UNALIGN_CTL(task,addr) \
  167. ({ \
  168. put_user(((task)->thread.flags & IA64_THREAD_UAC_MASK) >> IA64_THREAD_UAC_SHIFT, \
  169. (int __user *) (addr)); \
  170. })
  171. #define SET_FPEMU_CTL(task,value) \
  172. ({ \
  173. (task)->thread.flags = (((task)->thread.flags & ~IA64_THREAD_FPEMU_MASK) \
  174. | (((value) << IA64_THREAD_FPEMU_SHIFT) & IA64_THREAD_FPEMU_MASK)); \
  175. 0; \
  176. })
  177. #define GET_FPEMU_CTL(task,addr) \
  178. ({ \
  179. put_user(((task)->thread.flags & IA64_THREAD_FPEMU_MASK) >> IA64_THREAD_FPEMU_SHIFT, \
  180. (int __user *) (addr)); \
  181. })
  182. #ifdef CONFIG_IA32_SUPPORT
  183. struct desc_struct {
  184. unsigned int a, b;
  185. };
  186. #define desc_empty(desc) (!((desc)->a + (desc)->b))
  187. #define desc_equal(desc1, desc2) (((desc1)->a == (desc2)->a) && ((desc1)->b == (desc2)->b))
  188. #define GDT_ENTRY_TLS_ENTRIES 3
  189. #define GDT_ENTRY_TLS_MIN 6
  190. #define GDT_ENTRY_TLS_MAX (GDT_ENTRY_TLS_MIN + GDT_ENTRY_TLS_ENTRIES - 1)
  191. #define TLS_SIZE (GDT_ENTRY_TLS_ENTRIES * 8)
  192. struct partial_page_list;
  193. #endif
  194. struct thread_struct {
  195. __u32 flags; /* various thread flags (see IA64_THREAD_*) */
  196. /* writing on_ustack is performance-critical, so it's worth spending 8 bits on it... */
  197. __u8 on_ustack; /* executing on user-stacks? */
  198. __u8 pad[3];
  199. __u64 ksp; /* kernel stack pointer */
  200. __u64 map_base; /* base address for get_unmapped_area() */
  201. __u64 task_size; /* limit for task size */
  202. __u64 rbs_bot; /* the base address for the RBS */
  203. int last_fph_cpu; /* CPU that may hold the contents of f32-f127 */
  204. #ifdef CONFIG_IA32_SUPPORT
  205. __u64 eflag; /* IA32 EFLAGS reg */
  206. __u64 fsr; /* IA32 floating pt status reg */
  207. __u64 fcr; /* IA32 floating pt control reg */
  208. __u64 fir; /* IA32 fp except. instr. reg */
  209. __u64 fdr; /* IA32 fp except. data reg */
  210. __u64 old_k1; /* old value of ar.k1 */
  211. __u64 old_iob; /* old IOBase value */
  212. struct partial_page_list *ppl; /* partial page list for 4K page size issue */
  213. /* cached TLS descriptors. */
  214. struct desc_struct tls_array[GDT_ENTRY_TLS_ENTRIES];
  215. # define INIT_THREAD_IA32 .eflag = 0, \
  216. .fsr = 0, \
  217. .fcr = 0x17800000037fULL, \
  218. .fir = 0, \
  219. .fdr = 0, \
  220. .old_k1 = 0, \
  221. .old_iob = 0, \
  222. .ppl = NULL,
  223. #else
  224. # define INIT_THREAD_IA32
  225. #endif /* CONFIG_IA32_SUPPORT */
  226. #ifdef CONFIG_PERFMON
  227. void *pfm_context; /* pointer to detailed PMU context */
  228. unsigned long pfm_needs_checking; /* when >0, pending perfmon work on kernel exit */
  229. # define INIT_THREAD_PM .pfm_context = NULL, \
  230. .pfm_needs_checking = 0UL,
  231. #else
  232. # define INIT_THREAD_PM
  233. #endif
  234. __u64 dbr[IA64_NUM_DBG_REGS];
  235. __u64 ibr[IA64_NUM_DBG_REGS];
  236. struct ia64_fpreg fph[96]; /* saved/loaded on demand */
  237. };
  238. #define INIT_THREAD { \
  239. .flags = 0, \
  240. .on_ustack = 0, \
  241. .ksp = 0, \
  242. .map_base = DEFAULT_MAP_BASE, \
  243. .rbs_bot = STACK_TOP - DEFAULT_USER_STACK_SIZE, \
  244. .task_size = DEFAULT_TASK_SIZE, \
  245. .last_fph_cpu = -1, \
  246. INIT_THREAD_IA32 \
  247. INIT_THREAD_PM \
  248. .dbr = {0, }, \
  249. .ibr = {0, }, \
  250. .fph = {{{{0}}}, } \
  251. }
  252. #define start_thread(regs,new_ip,new_sp) do { \
  253. set_fs(USER_DS); \
  254. regs->cr_ipsr = ((regs->cr_ipsr | (IA64_PSR_BITS_TO_SET | IA64_PSR_CPL)) \
  255. & ~(IA64_PSR_BITS_TO_CLEAR | IA64_PSR_RI | IA64_PSR_IS)); \
  256. regs->cr_iip = new_ip; \
  257. regs->ar_rsc = 0xf; /* eager mode, privilege level 3 */ \
  258. regs->ar_rnat = 0; \
  259. regs->ar_bspstore = current->thread.rbs_bot; \
  260. regs->ar_fpsr = FPSR_DEFAULT; \
  261. regs->loadrs = 0; \
  262. regs->r8 = current->mm->dumpable; /* set "don't zap registers" flag */ \
  263. regs->r12 = new_sp - 16; /* allocate 16 byte scratch area */ \
  264. if (unlikely(!current->mm->dumpable)) { \
  265. /* \
  266. * Zap scratch regs to avoid leaking bits between processes with different \
  267. * uid/privileges. \
  268. */ \
  269. regs->ar_pfs = 0; regs->b0 = 0; regs->pr = 0; \
  270. regs->r1 = 0; regs->r9 = 0; regs->r11 = 0; regs->r13 = 0; regs->r15 = 0; \
  271. } \
  272. } while (0)
  273. /* Forward declarations, a strange C thing... */
  274. struct mm_struct;
  275. struct task_struct;
  276. /*
  277. * Free all resources held by a thread. This is called after the
  278. * parent of DEAD_TASK has collected the exit status of the task via
  279. * wait().
  280. */
  281. #define release_thread(dead_task)
  282. /* Prepare to copy thread state - unlazy all lazy status */
  283. #define prepare_to_copy(tsk) do { } while (0)
  284. /*
  285. * This is the mechanism for creating a new kernel thread.
  286. *
  287. * NOTE 1: Only a kernel-only process (ie the swapper or direct
  288. * descendants who haven't done an "execve()") should use this: it
  289. * will work within a system call from a "real" process, but the
  290. * process memory space will not be free'd until both the parent and
  291. * the child have exited.
  292. *
  293. * NOTE 2: This MUST NOT be an inlined function. Otherwise, we get
  294. * into trouble in init/main.c when the child thread returns to
  295. * do_basic_setup() and the timing is such that free_initmem() has
  296. * been called already.
  297. */
  298. extern pid_t kernel_thread (int (*fn)(void *), void *arg, unsigned long flags);
  299. /* Get wait channel for task P. */
  300. extern unsigned long get_wchan (struct task_struct *p);
  301. /* Return instruction pointer of blocked task TSK. */
  302. #define KSTK_EIP(tsk) \
  303. ({ \
  304. struct pt_regs *_regs = task_pt_regs(tsk); \
  305. _regs->cr_iip + ia64_psr(_regs)->ri; \
  306. })
  307. /* Return stack pointer of blocked task TSK. */
  308. #define KSTK_ESP(tsk) ((tsk)->thread.ksp)
  309. extern void ia64_getreg_unknown_kr (void);
  310. extern void ia64_setreg_unknown_kr (void);
  311. #define ia64_get_kr(regnum) \
  312. ({ \
  313. unsigned long r = 0; \
  314. \
  315. switch (regnum) { \
  316. case 0: r = ia64_getreg(_IA64_REG_AR_KR0); break; \
  317. case 1: r = ia64_getreg(_IA64_REG_AR_KR1); break; \
  318. case 2: r = ia64_getreg(_IA64_REG_AR_KR2); break; \
  319. case 3: r = ia64_getreg(_IA64_REG_AR_KR3); break; \
  320. case 4: r = ia64_getreg(_IA64_REG_AR_KR4); break; \
  321. case 5: r = ia64_getreg(_IA64_REG_AR_KR5); break; \
  322. case 6: r = ia64_getreg(_IA64_REG_AR_KR6); break; \
  323. case 7: r = ia64_getreg(_IA64_REG_AR_KR7); break; \
  324. default: ia64_getreg_unknown_kr(); break; \
  325. } \
  326. r; \
  327. })
  328. #define ia64_set_kr(regnum, r) \
  329. ({ \
  330. switch (regnum) { \
  331. case 0: ia64_setreg(_IA64_REG_AR_KR0, r); break; \
  332. case 1: ia64_setreg(_IA64_REG_AR_KR1, r); break; \
  333. case 2: ia64_setreg(_IA64_REG_AR_KR2, r); break; \
  334. case 3: ia64_setreg(_IA64_REG_AR_KR3, r); break; \
  335. case 4: ia64_setreg(_IA64_REG_AR_KR4, r); break; \
  336. case 5: ia64_setreg(_IA64_REG_AR_KR5, r); break; \
  337. case 6: ia64_setreg(_IA64_REG_AR_KR6, r); break; \
  338. case 7: ia64_setreg(_IA64_REG_AR_KR7, r); break; \
  339. default: ia64_setreg_unknown_kr(); break; \
  340. } \
  341. })
  342. /*
  343. * The following three macros can't be inline functions because we don't have struct
  344. * task_struct at this point.
  345. */
  346. /*
  347. * Return TRUE if task T owns the fph partition of the CPU we're running on.
  348. * Must be called from code that has preemption disabled.
  349. */
  350. #define ia64_is_local_fpu_owner(t) \
  351. ({ \
  352. struct task_struct *__ia64_islfo_task = (t); \
  353. (__ia64_islfo_task->thread.last_fph_cpu == smp_processor_id() \
  354. && __ia64_islfo_task == (struct task_struct *) ia64_get_kr(IA64_KR_FPU_OWNER)); \
  355. })
  356. /*
  357. * Mark task T as owning the fph partition of the CPU we're running on.
  358. * Must be called from code that has preemption disabled.
  359. */
  360. #define ia64_set_local_fpu_owner(t) do { \
  361. struct task_struct *__ia64_slfo_task = (t); \
  362. __ia64_slfo_task->thread.last_fph_cpu = smp_processor_id(); \
  363. ia64_set_kr(IA64_KR_FPU_OWNER, (unsigned long) __ia64_slfo_task); \
  364. } while (0)
  365. /* Mark the fph partition of task T as being invalid on all CPUs. */
  366. #define ia64_drop_fpu(t) ((t)->thread.last_fph_cpu = -1)
  367. extern void __ia64_init_fpu (void);
  368. extern void __ia64_save_fpu (struct ia64_fpreg *fph);
  369. extern void __ia64_load_fpu (struct ia64_fpreg *fph);
  370. extern void ia64_save_debug_regs (unsigned long *save_area);
  371. extern void ia64_load_debug_regs (unsigned long *save_area);
  372. #ifdef CONFIG_IA32_SUPPORT
  373. extern void ia32_save_state (struct task_struct *task);
  374. extern void ia32_load_state (struct task_struct *task);
  375. #endif
  376. #define ia64_fph_enable() do { ia64_rsm(IA64_PSR_DFH); ia64_srlz_d(); } while (0)
  377. #define ia64_fph_disable() do { ia64_ssm(IA64_PSR_DFH); ia64_srlz_d(); } while (0)
  378. /* load fp 0.0 into fph */
  379. static inline void
  380. ia64_init_fpu (void) {
  381. ia64_fph_enable();
  382. __ia64_init_fpu();
  383. ia64_fph_disable();
  384. }
  385. /* save f32-f127 at FPH */
  386. static inline void
  387. ia64_save_fpu (struct ia64_fpreg *fph) {
  388. ia64_fph_enable();
  389. __ia64_save_fpu(fph);
  390. ia64_fph_disable();
  391. }
  392. /* load f32-f127 from FPH */
  393. static inline void
  394. ia64_load_fpu (struct ia64_fpreg *fph) {
  395. ia64_fph_enable();
  396. __ia64_load_fpu(fph);
  397. ia64_fph_disable();
  398. }
  399. static inline __u64
  400. ia64_clear_ic (void)
  401. {
  402. __u64 psr;
  403. psr = ia64_getreg(_IA64_REG_PSR);
  404. ia64_stop();
  405. ia64_rsm(IA64_PSR_I | IA64_PSR_IC);
  406. ia64_srlz_i();
  407. return psr;
  408. }
  409. /*
  410. * Restore the psr.
  411. */
  412. static inline void
  413. ia64_set_psr (__u64 psr)
  414. {
  415. ia64_stop();
  416. ia64_setreg(_IA64_REG_PSR_L, psr);
  417. ia64_srlz_d();
  418. }
  419. /*
  420. * Insert a translation into an instruction and/or data translation
  421. * register.
  422. */
  423. static inline void
  424. ia64_itr (__u64 target_mask, __u64 tr_num,
  425. __u64 vmaddr, __u64 pte,
  426. __u64 log_page_size)
  427. {
  428. ia64_setreg(_IA64_REG_CR_ITIR, (log_page_size << 2));
  429. ia64_setreg(_IA64_REG_CR_IFA, vmaddr);
  430. ia64_stop();
  431. if (target_mask & 0x1)
  432. ia64_itri(tr_num, pte);
  433. if (target_mask & 0x2)
  434. ia64_itrd(tr_num, pte);
  435. }
  436. /*
  437. * Insert a translation into the instruction and/or data translation
  438. * cache.
  439. */
  440. static inline void
  441. ia64_itc (__u64 target_mask, __u64 vmaddr, __u64 pte,
  442. __u64 log_page_size)
  443. {
  444. ia64_setreg(_IA64_REG_CR_ITIR, (log_page_size << 2));
  445. ia64_setreg(_IA64_REG_CR_IFA, vmaddr);
  446. ia64_stop();
  447. /* as per EAS2.6, itc must be the last instruction in an instruction group */
  448. if (target_mask & 0x1)
  449. ia64_itci(pte);
  450. if (target_mask & 0x2)
  451. ia64_itcd(pte);
  452. }
  453. /*
  454. * Purge a range of addresses from instruction and/or data translation
  455. * register(s).
  456. */
  457. static inline void
  458. ia64_ptr (__u64 target_mask, __u64 vmaddr, __u64 log_size)
  459. {
  460. if (target_mask & 0x1)
  461. ia64_ptri(vmaddr, (log_size << 2));
  462. if (target_mask & 0x2)
  463. ia64_ptrd(vmaddr, (log_size << 2));
  464. }
  465. /* Set the interrupt vector address. The address must be suitably aligned (32KB). */
  466. static inline void
  467. ia64_set_iva (void *ivt_addr)
  468. {
  469. ia64_setreg(_IA64_REG_CR_IVA, (__u64) ivt_addr);
  470. ia64_srlz_i();
  471. }
  472. /* Set the page table address and control bits. */
  473. static inline void
  474. ia64_set_pta (__u64 pta)
  475. {
  476. /* Note: srlz.i implies srlz.d */
  477. ia64_setreg(_IA64_REG_CR_PTA, pta);
  478. ia64_srlz_i();
  479. }
  480. static inline void
  481. ia64_eoi (void)
  482. {
  483. ia64_setreg(_IA64_REG_CR_EOI, 0);
  484. ia64_srlz_d();
  485. }
  486. #define cpu_relax() ia64_hint(ia64_hint_pause)
  487. static inline int
  488. ia64_get_irr(unsigned int vector)
  489. {
  490. unsigned int reg = vector / 64;
  491. unsigned int bit = vector % 64;
  492. u64 irr;
  493. switch (reg) {
  494. case 0: irr = ia64_getreg(_IA64_REG_CR_IRR0); break;
  495. case 1: irr = ia64_getreg(_IA64_REG_CR_IRR1); break;
  496. case 2: irr = ia64_getreg(_IA64_REG_CR_IRR2); break;
  497. case 3: irr = ia64_getreg(_IA64_REG_CR_IRR3); break;
  498. }
  499. return test_bit(bit, &irr);
  500. }
  501. static inline void
  502. ia64_set_lrr0 (unsigned long val)
  503. {
  504. ia64_setreg(_IA64_REG_CR_LRR0, val);
  505. ia64_srlz_d();
  506. }
  507. static inline void
  508. ia64_set_lrr1 (unsigned long val)
  509. {
  510. ia64_setreg(_IA64_REG_CR_LRR1, val);
  511. ia64_srlz_d();
  512. }
  513. /*
  514. * Given the address to which a spill occurred, return the unat bit
  515. * number that corresponds to this address.
  516. */
  517. static inline __u64
  518. ia64_unat_pos (void *spill_addr)
  519. {
  520. return ((__u64) spill_addr >> 3) & 0x3f;
  521. }
  522. /*
  523. * Set the NaT bit of an integer register which was spilled at address
  524. * SPILL_ADDR. UNAT is the mask to be updated.
  525. */
  526. static inline void
  527. ia64_set_unat (__u64 *unat, void *spill_addr, unsigned long nat)
  528. {
  529. __u64 bit = ia64_unat_pos(spill_addr);
  530. __u64 mask = 1UL << bit;
  531. *unat = (*unat & ~mask) | (nat << bit);
  532. }
  533. /*
  534. * Return saved PC of a blocked thread.
  535. * Note that the only way T can block is through a call to schedule() -> switch_to().
  536. */
  537. static inline unsigned long
  538. thread_saved_pc (struct task_struct *t)
  539. {
  540. struct unw_frame_info info;
  541. unsigned long ip;
  542. unw_init_from_blocked_task(&info, t);
  543. if (unw_unwind(&info) < 0)
  544. return 0;
  545. unw_get_ip(&info, &ip);
  546. return ip;
  547. }
  548. /*
  549. * Get the current instruction/program counter value.
  550. */
  551. #define current_text_addr() \
  552. ({ void *_pc; _pc = (void *)ia64_getreg(_IA64_REG_IP); _pc; })
  553. static inline __u64
  554. ia64_get_ivr (void)
  555. {
  556. __u64 r;
  557. ia64_srlz_d();
  558. r = ia64_getreg(_IA64_REG_CR_IVR);
  559. ia64_srlz_d();
  560. return r;
  561. }
  562. static inline void
  563. ia64_set_dbr (__u64 regnum, __u64 value)
  564. {
  565. __ia64_set_dbr(regnum, value);
  566. #ifdef CONFIG_ITANIUM
  567. ia64_srlz_d();
  568. #endif
  569. }
  570. static inline __u64
  571. ia64_get_dbr (__u64 regnum)
  572. {
  573. __u64 retval;
  574. retval = __ia64_get_dbr(regnum);
  575. #ifdef CONFIG_ITANIUM
  576. ia64_srlz_d();
  577. #endif
  578. return retval;
  579. }
  580. static inline __u64
  581. ia64_rotr (__u64 w, __u64 n)
  582. {
  583. return (w >> n) | (w << (64 - n));
  584. }
  585. #define ia64_rotl(w,n) ia64_rotr((w), (64) - (n))
  586. /*
  587. * Take a mapped kernel address and return the equivalent address
  588. * in the region 7 identity mapped virtual area.
  589. */
  590. static inline void *
  591. ia64_imva (void *addr)
  592. {
  593. void *result;
  594. result = (void *) ia64_tpa(addr);
  595. return __va(result);
  596. }
  597. #define ARCH_HAS_PREFETCH
  598. #define ARCH_HAS_PREFETCHW
  599. #define ARCH_HAS_SPINLOCK_PREFETCH
  600. #define PREFETCH_STRIDE L1_CACHE_BYTES
  601. static inline void
  602. prefetch (const void *x)
  603. {
  604. ia64_lfetch(ia64_lfhint_none, x);
  605. }
  606. static inline void
  607. prefetchw (const void *x)
  608. {
  609. ia64_lfetch_excl(ia64_lfhint_none, x);
  610. }
  611. #define spin_lock_prefetch(x) prefetchw(x)
  612. extern unsigned long boot_option_idle_override;
  613. #endif /* !__ASSEMBLY__ */
  614. #endif /* _ASM_IA64_PROCESSOR_H */