mux.h 9.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498
  1. /*
  2. * linux/include/asm-arm/arch-omap/mux.h
  3. *
  4. * Table of the Omap register configurations for the FUNC_MUX and
  5. * PULL_DWN combinations.
  6. *
  7. * Copyright (C) 2003 - 2005 Nokia Corporation
  8. *
  9. * Written by Tony Lindgren <tony.lindgren@nokia.com>
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation; either version 2 of the License, or
  14. * (at your option) any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; if not, write to the Free Software
  23. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  24. *
  25. * NOTE: Please use the following naming style for new pin entries.
  26. * For example, W8_1610_MMC2_DAT0, where:
  27. * - W8 = ball
  28. * - 1610 = 1510 or 1610, none if common for both 1510 and 1610
  29. * - MMC2_DAT0 = function
  30. *
  31. * Change log:
  32. * Added entry for the I2C interface. (02Feb 2004)
  33. * Copyright (C) 2004 Texas Instruments
  34. *
  35. * Added entry for the keypad and uwire CS1. (09Mar 2004)
  36. * Copyright (C) 2004 Texas Instruments
  37. *
  38. */
  39. #ifndef __ASM_ARCH_MUX_H
  40. #define __ASM_ARCH_MUX_H
  41. #define PU_PD_SEL_NA 0 /* No pu_pd reg available */
  42. #define PULL_DWN_CTRL_NA 0 /* No pull-down control needed */
  43. #ifdef CONFIG_OMAP_MUX_DEBUG
  44. #define MUX_REG(reg, mode_offset, mode) .mux_reg_name = "FUNC_MUX_CTRL_"#reg, \
  45. .mux_reg = FUNC_MUX_CTRL_##reg, \
  46. .mask_offset = mode_offset, \
  47. .mask = mode,
  48. #define PULL_REG(reg, bit, status) .pull_name = "PULL_DWN_CTRL_"#reg, \
  49. .pull_reg = PULL_DWN_CTRL_##reg, \
  50. .pull_bit = bit, \
  51. .pull_val = status,
  52. #define PU_PD_REG(reg, status) .pu_pd_name = "PU_PD_SEL_"#reg, \
  53. .pu_pd_reg = PU_PD_SEL_##reg, \
  54. .pu_pd_val = status,
  55. #define MUX_REG_730(reg, mode_offset, mode) .mux_reg_name = "OMAP730_IO_CONF_"#reg, \
  56. .mux_reg = OMAP730_IO_CONF_##reg, \
  57. .mask_offset = mode_offset, \
  58. .mask = mode,
  59. #define PULL_REG_730(reg, bit, status) .pull_name = "OMAP730_IO_CONF_"#reg, \
  60. .pull_reg = OMAP730_IO_CONF_##reg, \
  61. .pull_bit = bit, \
  62. .pull_val = status,
  63. #else
  64. #define MUX_REG(reg, mode_offset, mode) .mux_reg = FUNC_MUX_CTRL_##reg, \
  65. .mask_offset = mode_offset, \
  66. .mask = mode,
  67. #define PULL_REG(reg, bit, status) .pull_reg = PULL_DWN_CTRL_##reg, \
  68. .pull_bit = bit, \
  69. .pull_val = status,
  70. #define PU_PD_REG(reg, status) .pu_pd_reg = PU_PD_SEL_##reg, \
  71. .pu_pd_val = status,
  72. #define MUX_REG_730(reg, mode_offset, mode) \
  73. .mux_reg = OMAP730_IO_CONF_##reg, \
  74. .mask_offset = mode_offset, \
  75. .mask = mode,
  76. #define PULL_REG_730(reg, bit, status) .pull_reg = OMAP730_IO_CONF_##reg, \
  77. .pull_bit = bit, \
  78. .pull_val = status,
  79. #endif /* CONFIG_OMAP_MUX_DEBUG */
  80. #define MUX_CFG(desc, mux_reg, mode_offset, mode, \
  81. pull_reg, pull_bit, pull_status, \
  82. pu_pd_reg, pu_pd_status, debug_status) \
  83. { \
  84. .name = desc, \
  85. .debug = debug_status, \
  86. MUX_REG(mux_reg, mode_offset, mode) \
  87. PULL_REG(pull_reg, pull_bit, pull_status) \
  88. PU_PD_REG(pu_pd_reg, pu_pd_status) \
  89. },
  90. /*
  91. * OMAP730 has a slightly different config for the pin mux.
  92. * - config regs are the OMAP730_IO_CONF_x regs (see omap730.h) regs and
  93. * not the FUNC_MUX_CTRL_x regs from hardware.h
  94. * - for pull-up/down, only has one enable bit which is is in the same register
  95. * as mux config
  96. */
  97. #define MUX_CFG_730(desc, mux_reg, mode_offset, mode, \
  98. pull_bit, pull_status, debug_status)\
  99. { \
  100. .name = desc, \
  101. .debug = debug_status, \
  102. MUX_REG_730(mux_reg, mode_offset, mode) \
  103. PULL_REG_730(mux_reg, pull_bit, pull_status) \
  104. PU_PD_REG(NA, 0) \
  105. },
  106. #define MUX_CFG_24XX(desc, reg_offset, mode, \
  107. pull_en, pull_mode, dbg) \
  108. { \
  109. .name = desc, \
  110. .debug = dbg, \
  111. .mux_reg = reg_offset, \
  112. .mask = mode, \
  113. .pull_val = pull_en, \
  114. .pu_pd_val = pull_mode, \
  115. },
  116. #define PULL_DISABLED 0
  117. #define PULL_ENABLED 1
  118. #define PULL_DOWN 0
  119. #define PULL_UP 1
  120. struct pin_config {
  121. char *name;
  122. unsigned char busy;
  123. unsigned char debug;
  124. const char *mux_reg_name;
  125. const unsigned int mux_reg;
  126. const unsigned char mask_offset;
  127. const unsigned char mask;
  128. const char *pull_name;
  129. const unsigned int pull_reg;
  130. const unsigned char pull_val;
  131. const unsigned char pull_bit;
  132. const char *pu_pd_name;
  133. const unsigned int pu_pd_reg;
  134. const unsigned char pu_pd_val;
  135. };
  136. enum omap730_index {
  137. /* OMAP 730 keyboard */
  138. E2_730_KBR0,
  139. J7_730_KBR1,
  140. E1_730_KBR2,
  141. F3_730_KBR3,
  142. D2_730_KBR4,
  143. C2_730_KBC0,
  144. D3_730_KBC1,
  145. E4_730_KBC2,
  146. F4_730_KBC3,
  147. E3_730_KBC4,
  148. /* USB */
  149. AA17_730_USB_DM,
  150. W16_730_USB_PU_EN,
  151. W17_730_USB_VBUSI,
  152. };
  153. enum omap1xxx_index {
  154. /* UART1 (BT_UART_GATING)*/
  155. UART1_TX = 0,
  156. UART1_RTS,
  157. /* UART2 (COM_UART_GATING)*/
  158. UART2_TX,
  159. UART2_RX,
  160. UART2_CTS,
  161. UART2_RTS,
  162. /* UART3 (GIGA_UART_GATING) */
  163. UART3_TX,
  164. UART3_RX,
  165. UART3_CTS,
  166. UART3_RTS,
  167. UART3_CLKREQ,
  168. UART3_BCLK, /* 12MHz clock out */
  169. Y15_1610_UART3_RTS,
  170. /* PWT & PWL */
  171. PWT,
  172. PWL,
  173. /* USB master generic */
  174. R18_USB_VBUS,
  175. R18_1510_USB_GPIO0,
  176. W4_USB_PUEN,
  177. W4_USB_CLKO,
  178. W4_USB_HIGHZ,
  179. W4_GPIO58,
  180. /* USB1 master */
  181. USB1_SUSP,
  182. USB1_SEO,
  183. W13_1610_USB1_SE0,
  184. USB1_TXEN,
  185. USB1_TXD,
  186. USB1_VP,
  187. USB1_VM,
  188. USB1_RCV,
  189. USB1_SPEED,
  190. R13_1610_USB1_SPEED,
  191. R13_1710_USB1_SE0,
  192. /* USB2 master */
  193. USB2_SUSP,
  194. USB2_VP,
  195. USB2_TXEN,
  196. USB2_VM,
  197. USB2_RCV,
  198. USB2_SEO,
  199. USB2_TXD,
  200. /* OMAP-1510 GPIO */
  201. R18_1510_GPIO0,
  202. R19_1510_GPIO1,
  203. M14_1510_GPIO2,
  204. /* OMAP1610 GPIO */
  205. P18_1610_GPIO3,
  206. Y15_1610_GPIO17,
  207. /* OMAP-1710 GPIO */
  208. R18_1710_GPIO0,
  209. V2_1710_GPIO10,
  210. N21_1710_GPIO14,
  211. W15_1710_GPIO40,
  212. /* MPUIO */
  213. MPUIO2,
  214. N15_1610_MPUIO2,
  215. MPUIO4,
  216. MPUIO5,
  217. T20_1610_MPUIO5,
  218. W11_1610_MPUIO6,
  219. V10_1610_MPUIO7,
  220. W11_1610_MPUIO9,
  221. V10_1610_MPUIO10,
  222. W10_1610_MPUIO11,
  223. E20_1610_MPUIO13,
  224. U20_1610_MPUIO14,
  225. E19_1610_MPUIO15,
  226. /* MCBSP2 */
  227. MCBSP2_CLKR,
  228. MCBSP2_CLKX,
  229. MCBSP2_DR,
  230. MCBSP2_DX,
  231. MCBSP2_FSR,
  232. MCBSP2_FSX,
  233. /* MCBSP3 */
  234. MCBSP3_CLKX,
  235. /* Misc ballouts */
  236. BALLOUT_V8_ARMIO3,
  237. N20_HDQ,
  238. /* OMAP-1610 MMC2 */
  239. W8_1610_MMC2_DAT0,
  240. V8_1610_MMC2_DAT1,
  241. W15_1610_MMC2_DAT2,
  242. R10_1610_MMC2_DAT3,
  243. Y10_1610_MMC2_CLK,
  244. Y8_1610_MMC2_CMD,
  245. V9_1610_MMC2_CMDDIR,
  246. V5_1610_MMC2_DATDIR0,
  247. W19_1610_MMC2_DATDIR1,
  248. R18_1610_MMC2_CLKIN,
  249. /* OMAP-1610 External Trace Interface */
  250. M19_1610_ETM_PSTAT0,
  251. L15_1610_ETM_PSTAT1,
  252. L18_1610_ETM_PSTAT2,
  253. L19_1610_ETM_D0,
  254. J19_1610_ETM_D6,
  255. J18_1610_ETM_D7,
  256. /* OMAP16XX GPIO */
  257. P20_1610_GPIO4,
  258. V9_1610_GPIO7,
  259. W8_1610_GPIO9,
  260. N20_1610_GPIO11,
  261. N19_1610_GPIO13,
  262. P10_1610_GPIO22,
  263. V5_1610_GPIO24,
  264. AA20_1610_GPIO_41,
  265. W19_1610_GPIO48,
  266. M7_1610_GPIO62,
  267. V14_16XX_GPIO37,
  268. R9_16XX_GPIO18,
  269. L14_16XX_GPIO49,
  270. /* OMAP-1610 uWire */
  271. V19_1610_UWIRE_SCLK,
  272. U18_1610_UWIRE_SDI,
  273. W21_1610_UWIRE_SDO,
  274. N14_1610_UWIRE_CS0,
  275. P15_1610_UWIRE_CS3,
  276. N15_1610_UWIRE_CS1,
  277. /* OMAP-1610 Flash */
  278. L3_1610_FLASH_CS2B_OE,
  279. M8_1610_FLASH_CS2B_WE,
  280. /* First MMC */
  281. MMC_CMD,
  282. MMC_DAT1,
  283. MMC_DAT2,
  284. MMC_DAT0,
  285. MMC_CLK,
  286. MMC_DAT3,
  287. /* OMAP-1710 MMC CMDDIR and DATDIR0 */
  288. M15_1710_MMC_CLKI,
  289. P19_1710_MMC_CMDDIR,
  290. P20_1710_MMC_DATDIR0,
  291. /* OMAP-1610 USB0 alternate pin configuration */
  292. W9_USB0_TXEN,
  293. AA9_USB0_VP,
  294. Y5_USB0_RCV,
  295. R9_USB0_VM,
  296. V6_USB0_TXD,
  297. W5_USB0_SE0,
  298. V9_USB0_SPEED,
  299. V9_USB0_SUSP,
  300. /* USB2 */
  301. W9_USB2_TXEN,
  302. AA9_USB2_VP,
  303. Y5_USB2_RCV,
  304. R9_USB2_VM,
  305. V6_USB2_TXD,
  306. W5_USB2_SE0,
  307. /* 16XX UART */
  308. R13_1610_UART1_TX,
  309. V14_16XX_UART1_RX,
  310. R14_1610_UART1_CTS,
  311. AA15_1610_UART1_RTS,
  312. R9_16XX_UART2_RX,
  313. L14_16XX_UART3_RX,
  314. /* I2C OMAP-1610 */
  315. I2C_SCL,
  316. I2C_SDA,
  317. /* Keypad */
  318. F18_1610_KBC0,
  319. D20_1610_KBC1,
  320. D19_1610_KBC2,
  321. E18_1610_KBC3,
  322. C21_1610_KBC4,
  323. G18_1610_KBR0,
  324. F19_1610_KBR1,
  325. H14_1610_KBR2,
  326. E20_1610_KBR3,
  327. E19_1610_KBR4,
  328. N19_1610_KBR5,
  329. /* Power management */
  330. T20_1610_LOW_PWR,
  331. /* MCLK Settings */
  332. V5_1710_MCLK_ON,
  333. V5_1710_MCLK_OFF,
  334. R10_1610_MCLK_ON,
  335. R10_1610_MCLK_OFF,
  336. /* CompactFlash controller */
  337. P11_1610_CF_CD2,
  338. R11_1610_CF_IOIS16,
  339. V10_1610_CF_IREQ,
  340. W10_1610_CF_RESET,
  341. W11_1610_CF_CD1,
  342. };
  343. enum omap24xx_index {
  344. /* 24xx I2C */
  345. M19_24XX_I2C1_SCL,
  346. L15_24XX_I2C1_SDA,
  347. J15_24XX_I2C2_SCL,
  348. H19_24XX_I2C2_SDA,
  349. /* 24xx Menelaus interrupt */
  350. W19_24XX_SYS_NIRQ,
  351. /* 24xx clock */
  352. W14_24XX_SYS_CLKOUT,
  353. /* 24xx GPMC wait pin monitoring */
  354. L3_GPMC_WAIT0,
  355. N7_GPMC_WAIT1,
  356. M1_GPMC_WAIT2,
  357. P1_GPMC_WAIT3,
  358. /* 242X McBSP */
  359. Y15_24XX_MCBSP2_CLKX,
  360. R14_24XX_MCBSP2_FSX,
  361. W15_24XX_MCBSP2_DR,
  362. V15_24XX_MCBSP2_DX,
  363. /* 24xx GPIO */
  364. M21_242X_GPIO11,
  365. AA10_242X_GPIO13,
  366. AA6_242X_GPIO14,
  367. AA4_242X_GPIO15,
  368. Y11_242X_GPIO16,
  369. AA12_242X_GPIO17,
  370. AA8_242X_GPIO58,
  371. Y20_24XX_GPIO60,
  372. W4__24XX_GPIO74,
  373. M15_24XX_GPIO92,
  374. V14_24XX_GPIO117,
  375. /* 242x DBG GPIO */
  376. V4_242X_GPIO49,
  377. W2_242X_GPIO50,
  378. U4_242X_GPIO51,
  379. V3_242X_GPIO52,
  380. V2_242X_GPIO53,
  381. V6_242X_GPIO53,
  382. T4_242X_GPIO54,
  383. Y4_242X_GPIO54,
  384. T3_242X_GPIO55,
  385. U2_242X_GPIO56,
  386. /* 24xx external DMA requests */
  387. AA10_242X_DMAREQ0,
  388. AA6_242X_DMAREQ1,
  389. E4_242X_DMAREQ2,
  390. G4_242X_DMAREQ3,
  391. D3_242X_DMAREQ4,
  392. E3_242X_DMAREQ5,
  393. P20_24XX_TSC_IRQ,
  394. /* UART3 */
  395. K15_24XX_UART3_TX,
  396. K14_24XX_UART3_RX,
  397. /* Keypad GPIO*/
  398. T19_24XX_KBR0,
  399. R19_24XX_KBR1,
  400. V18_24XX_KBR2,
  401. M21_24XX_KBR3,
  402. E5__24XX_KBR4,
  403. M18_24XX_KBR5,
  404. R20_24XX_KBC0,
  405. M14_24XX_KBC1,
  406. H19_24XX_KBC2,
  407. V17_24XX_KBC3,
  408. P21_24XX_KBC4,
  409. L14_24XX_KBC5,
  410. N19_24XX_KBC6,
  411. /* 24xx Menelaus Keypad GPIO */
  412. B3__24XX_KBR5,
  413. AA4_24XX_KBC2,
  414. B13_24XX_KBC6,
  415. };
  416. #ifdef CONFIG_OMAP_MUX
  417. /* setup pin muxing in Linux */
  418. extern int omap1_mux_init(void);
  419. extern int omap2_mux_init(void);
  420. extern int omap_mux_register(struct pin_config * pins, unsigned long size);
  421. extern int omap_cfg_reg(unsigned long reg_cfg);
  422. #else
  423. /* boot loader does it all (no warnings from CONFIG_OMAP_MUX_WARNINGS) */
  424. static inline int omap1_mux_init(void) { return 0; }
  425. static inline int omap2_mux_init(void) { return 0; }
  426. static inline int omap_cfg_reg(unsigned long reg_cfg) { return 0; }
  427. #endif
  428. #endif