nvidia.c 36 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500
  1. /*
  2. * linux/drivers/video/nvidia/nvidia.c - nVidia fb driver
  3. *
  4. * Copyright 2004 Antonino Daplas <adaplas@pol.net>
  5. *
  6. * This file is subject to the terms and conditions of the GNU General Public
  7. * License. See the file COPYING in the main directory of this archive
  8. * for more details.
  9. *
  10. */
  11. #include <linux/module.h>
  12. #include <linux/kernel.h>
  13. #include <linux/errno.h>
  14. #include <linux/string.h>
  15. #include <linux/mm.h>
  16. #include <linux/slab.h>
  17. #include <linux/delay.h>
  18. #include <linux/fb.h>
  19. #include <linux/init.h>
  20. #include <linux/pci.h>
  21. #include <linux/console.h>
  22. #include <linux/backlight.h>
  23. #ifdef CONFIG_MTRR
  24. #include <asm/mtrr.h>
  25. #endif
  26. #ifdef CONFIG_PPC_OF
  27. #include <asm/prom.h>
  28. #include <asm/pci-bridge.h>
  29. #endif
  30. #include "nv_local.h"
  31. #include "nv_type.h"
  32. #include "nv_proto.h"
  33. #include "nv_dma.h"
  34. #undef CONFIG_FB_NVIDIA_DEBUG
  35. #ifdef CONFIG_FB_NVIDIA_DEBUG
  36. #define NVTRACE printk
  37. #else
  38. #define NVTRACE if (0) printk
  39. #endif
  40. #define NVTRACE_ENTER(...) NVTRACE("%s START\n", __FUNCTION__)
  41. #define NVTRACE_LEAVE(...) NVTRACE("%s END\n", __FUNCTION__)
  42. #ifdef CONFIG_FB_NVIDIA_DEBUG
  43. #define assert(expr) \
  44. if (!(expr)) { \
  45. printk( "Assertion failed! %s,%s,%s,line=%d\n",\
  46. #expr,__FILE__,__FUNCTION__,__LINE__); \
  47. BUG(); \
  48. }
  49. #else
  50. #define assert(expr)
  51. #endif
  52. #define PFX "nvidiafb: "
  53. /* HW cursor parameters */
  54. #define MAX_CURS 32
  55. static struct pci_device_id nvidiafb_pci_tbl[] = {
  56. {PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
  57. PCI_BASE_CLASS_DISPLAY << 16, 0xff0000, 0},
  58. { 0, }
  59. };
  60. MODULE_DEVICE_TABLE(pci, nvidiafb_pci_tbl);
  61. /* command line data, set in nvidiafb_setup() */
  62. static int flatpanel __devinitdata = -1; /* Autodetect later */
  63. static int fpdither __devinitdata = -1;
  64. static int forceCRTC __devinitdata = -1;
  65. static int hwcur __devinitdata = 0;
  66. static int noaccel __devinitdata = 0;
  67. static int noscale __devinitdata = 0;
  68. static int paneltweak __devinitdata = 0;
  69. static int vram __devinitdata = 0;
  70. static int bpp __devinitdata = 8;
  71. #ifdef CONFIG_MTRR
  72. static int nomtrr __devinitdata = 0;
  73. #endif
  74. static char *mode_option __devinitdata = NULL;
  75. static struct fb_fix_screeninfo __devinitdata nvidiafb_fix = {
  76. .type = FB_TYPE_PACKED_PIXELS,
  77. .xpanstep = 8,
  78. .ypanstep = 1,
  79. };
  80. static struct fb_var_screeninfo __devinitdata nvidiafb_default_var = {
  81. .xres = 640,
  82. .yres = 480,
  83. .xres_virtual = 640,
  84. .yres_virtual = 480,
  85. .bits_per_pixel = 8,
  86. .red = {0, 8, 0},
  87. .green = {0, 8, 0},
  88. .blue = {0, 8, 0},
  89. .transp = {0, 0, 0},
  90. .activate = FB_ACTIVATE_NOW,
  91. .height = -1,
  92. .width = -1,
  93. .pixclock = 39721,
  94. .left_margin = 40,
  95. .right_margin = 24,
  96. .upper_margin = 32,
  97. .lower_margin = 11,
  98. .hsync_len = 96,
  99. .vsync_len = 2,
  100. .vmode = FB_VMODE_NONINTERLACED
  101. };
  102. static void nvidiafb_load_cursor_image(struct nvidia_par *par, u8 * data8,
  103. u16 bg, u16 fg, u32 w, u32 h)
  104. {
  105. u32 *data = (u32 *) data8;
  106. int i, j, k = 0;
  107. u32 b, tmp;
  108. w = (w + 1) & ~1;
  109. for (i = 0; i < h; i++) {
  110. b = *data++;
  111. reverse_order(&b);
  112. for (j = 0; j < w / 2; j++) {
  113. tmp = 0;
  114. #if defined (__BIG_ENDIAN)
  115. tmp = (b & (1 << 31)) ? fg << 16 : bg << 16;
  116. b <<= 1;
  117. tmp |= (b & (1 << 31)) ? fg : bg;
  118. b <<= 1;
  119. #else
  120. tmp = (b & 1) ? fg : bg;
  121. b >>= 1;
  122. tmp |= (b & 1) ? fg << 16 : bg << 16;
  123. b >>= 1;
  124. #endif
  125. NV_WR32(&par->CURSOR[k++], 0, tmp);
  126. }
  127. k += (MAX_CURS - w) / 2;
  128. }
  129. }
  130. static void nvidia_write_clut(struct nvidia_par *par,
  131. u8 regnum, u8 red, u8 green, u8 blue)
  132. {
  133. NVWriteDacMask(par, 0xff);
  134. NVWriteDacWriteAddr(par, regnum);
  135. NVWriteDacData(par, red);
  136. NVWriteDacData(par, green);
  137. NVWriteDacData(par, blue);
  138. }
  139. static void nvidia_read_clut(struct nvidia_par *par,
  140. u8 regnum, u8 * red, u8 * green, u8 * blue)
  141. {
  142. NVWriteDacMask(par, 0xff);
  143. NVWriteDacReadAddr(par, regnum);
  144. *red = NVReadDacData(par);
  145. *green = NVReadDacData(par);
  146. *blue = NVReadDacData(par);
  147. }
  148. static int nvidia_panel_tweak(struct nvidia_par *par,
  149. struct _riva_hw_state *state)
  150. {
  151. int tweak = 0;
  152. if (par->paneltweak) {
  153. tweak = par->paneltweak;
  154. } else {
  155. /* begin flat panel hacks */
  156. /* This is unfortunate, but some chips need this register
  157. tweaked or else you get artifacts where adjacent pixels are
  158. swapped. There are no hard rules for what to set here so all
  159. we can do is experiment and apply hacks. */
  160. if(((par->Chipset & 0xffff) == 0x0328) && (state->bpp == 32)) {
  161. /* At least one NV34 laptop needs this workaround. */
  162. tweak = -1;
  163. }
  164. if((par->Chipset & 0xfff0) == 0x0310) {
  165. tweak = 1;
  166. }
  167. /* end flat panel hacks */
  168. }
  169. return tweak;
  170. }
  171. static void nvidia_vga_protect(struct nvidia_par *par, int on)
  172. {
  173. unsigned char tmp;
  174. if (on) {
  175. /*
  176. * Turn off screen and disable sequencer.
  177. */
  178. tmp = NVReadSeq(par, 0x01);
  179. NVWriteSeq(par, 0x00, 0x01); /* Synchronous Reset */
  180. NVWriteSeq(par, 0x01, tmp | 0x20); /* disable the display */
  181. } else {
  182. /*
  183. * Reenable sequencer, then turn on screen.
  184. */
  185. tmp = NVReadSeq(par, 0x01);
  186. NVWriteSeq(par, 0x01, tmp & ~0x20); /* reenable display */
  187. NVWriteSeq(par, 0x00, 0x03); /* End Reset */
  188. }
  189. }
  190. static void nvidia_save_vga(struct nvidia_par *par,
  191. struct _riva_hw_state *state)
  192. {
  193. int i;
  194. NVTRACE_ENTER();
  195. NVLockUnlock(par, 0);
  196. NVUnloadStateExt(par, state);
  197. state->misc_output = NVReadMiscOut(par);
  198. for (i = 0; i < NUM_CRT_REGS; i++)
  199. state->crtc[i] = NVReadCrtc(par, i);
  200. for (i = 0; i < NUM_ATC_REGS; i++)
  201. state->attr[i] = NVReadAttr(par, i);
  202. for (i = 0; i < NUM_GRC_REGS; i++)
  203. state->gra[i] = NVReadGr(par, i);
  204. for (i = 0; i < NUM_SEQ_REGS; i++)
  205. state->seq[i] = NVReadSeq(par, i);
  206. NVTRACE_LEAVE();
  207. }
  208. #undef DUMP_REG
  209. static void nvidia_write_regs(struct nvidia_par *par,
  210. struct _riva_hw_state *state)
  211. {
  212. int i;
  213. NVTRACE_ENTER();
  214. NVLoadStateExt(par, state);
  215. NVWriteMiscOut(par, state->misc_output);
  216. for (i = 1; i < NUM_SEQ_REGS; i++) {
  217. #ifdef DUMP_REG
  218. printk(" SEQ[%02x] = %08x\n", i, state->seq[i]);
  219. #endif
  220. NVWriteSeq(par, i, state->seq[i]);
  221. }
  222. /* Ensure CRTC registers 0-7 are unlocked by clearing bit 7 of CRTC[17] */
  223. NVWriteCrtc(par, 0x11, state->crtc[0x11] & ~0x80);
  224. for (i = 0; i < NUM_CRT_REGS; i++) {
  225. switch (i) {
  226. case 0x19:
  227. case 0x20 ... 0x40:
  228. break;
  229. default:
  230. #ifdef DUMP_REG
  231. printk("CRTC[%02x] = %08x\n", i, state->crtc[i]);
  232. #endif
  233. NVWriteCrtc(par, i, state->crtc[i]);
  234. }
  235. }
  236. for (i = 0; i < NUM_GRC_REGS; i++) {
  237. #ifdef DUMP_REG
  238. printk(" GRA[%02x] = %08x\n", i, state->gra[i]);
  239. #endif
  240. NVWriteGr(par, i, state->gra[i]);
  241. }
  242. for (i = 0; i < NUM_ATC_REGS; i++) {
  243. #ifdef DUMP_REG
  244. printk("ATTR[%02x] = %08x\n", i, state->attr[i]);
  245. #endif
  246. NVWriteAttr(par, i, state->attr[i]);
  247. }
  248. NVTRACE_LEAVE();
  249. }
  250. static int nvidia_calc_regs(struct fb_info *info)
  251. {
  252. struct nvidia_par *par = info->par;
  253. struct _riva_hw_state *state = &par->ModeReg;
  254. int i, depth = fb_get_color_depth(&info->var, &info->fix);
  255. int h_display = info->var.xres / 8 - 1;
  256. int h_start = (info->var.xres + info->var.right_margin) / 8 - 1;
  257. int h_end = (info->var.xres + info->var.right_margin +
  258. info->var.hsync_len) / 8 - 1;
  259. int h_total = (info->var.xres + info->var.right_margin +
  260. info->var.hsync_len + info->var.left_margin) / 8 - 5;
  261. int h_blank_s = h_display;
  262. int h_blank_e = h_total + 4;
  263. int v_display = info->var.yres - 1;
  264. int v_start = info->var.yres + info->var.lower_margin - 1;
  265. int v_end = (info->var.yres + info->var.lower_margin +
  266. info->var.vsync_len) - 1;
  267. int v_total = (info->var.yres + info->var.lower_margin +
  268. info->var.vsync_len + info->var.upper_margin) - 2;
  269. int v_blank_s = v_display;
  270. int v_blank_e = v_total + 1;
  271. /*
  272. * Set all CRTC values.
  273. */
  274. if (info->var.vmode & FB_VMODE_INTERLACED)
  275. v_total |= 1;
  276. if (par->FlatPanel == 1) {
  277. v_start = v_total - 3;
  278. v_end = v_total - 2;
  279. v_blank_s = v_start;
  280. h_start = h_total - 5;
  281. h_end = h_total - 2;
  282. h_blank_e = h_total + 4;
  283. }
  284. state->crtc[0x0] = Set8Bits(h_total);
  285. state->crtc[0x1] = Set8Bits(h_display);
  286. state->crtc[0x2] = Set8Bits(h_blank_s);
  287. state->crtc[0x3] = SetBitField(h_blank_e, 4: 0, 4:0)
  288. | SetBit(7);
  289. state->crtc[0x4] = Set8Bits(h_start);
  290. state->crtc[0x5] = SetBitField(h_blank_e, 5: 5, 7:7)
  291. | SetBitField(h_end, 4: 0, 4:0);
  292. state->crtc[0x6] = SetBitField(v_total, 7: 0, 7:0);
  293. state->crtc[0x7] = SetBitField(v_total, 8: 8, 0:0)
  294. | SetBitField(v_display, 8: 8, 1:1)
  295. | SetBitField(v_start, 8: 8, 2:2)
  296. | SetBitField(v_blank_s, 8: 8, 3:3)
  297. | SetBit(4)
  298. | SetBitField(v_total, 9: 9, 5:5)
  299. | SetBitField(v_display, 9: 9, 6:6)
  300. | SetBitField(v_start, 9: 9, 7:7);
  301. state->crtc[0x9] = SetBitField(v_blank_s, 9: 9, 5:5)
  302. | SetBit(6)
  303. | ((info->var.vmode & FB_VMODE_DOUBLE) ? 0x80 : 0x00);
  304. state->crtc[0x10] = Set8Bits(v_start);
  305. state->crtc[0x11] = SetBitField(v_end, 3: 0, 3:0) | SetBit(5);
  306. state->crtc[0x12] = Set8Bits(v_display);
  307. state->crtc[0x13] = ((info->var.xres_virtual / 8) *
  308. (info->var.bits_per_pixel / 8));
  309. state->crtc[0x15] = Set8Bits(v_blank_s);
  310. state->crtc[0x16] = Set8Bits(v_blank_e);
  311. state->attr[0x10] = 0x01;
  312. if (par->Television)
  313. state->attr[0x11] = 0x00;
  314. state->screen = SetBitField(h_blank_e, 6: 6, 4:4)
  315. | SetBitField(v_blank_s, 10: 10, 3:3)
  316. | SetBitField(v_start, 10: 10, 2:2)
  317. | SetBitField(v_display, 10: 10, 1:1)
  318. | SetBitField(v_total, 10: 10, 0:0);
  319. state->horiz = SetBitField(h_total, 8: 8, 0:0)
  320. | SetBitField(h_display, 8: 8, 1:1)
  321. | SetBitField(h_blank_s, 8: 8, 2:2)
  322. | SetBitField(h_start, 8: 8, 3:3);
  323. state->extra = SetBitField(v_total, 11: 11, 0:0)
  324. | SetBitField(v_display, 11: 11, 2:2)
  325. | SetBitField(v_start, 11: 11, 4:4)
  326. | SetBitField(v_blank_s, 11: 11, 6:6);
  327. if (info->var.vmode & FB_VMODE_INTERLACED) {
  328. h_total = (h_total >> 1) & ~1;
  329. state->interlace = Set8Bits(h_total);
  330. state->horiz |= SetBitField(h_total, 8: 8, 4:4);
  331. } else {
  332. state->interlace = 0xff; /* interlace off */
  333. }
  334. /*
  335. * Calculate the extended registers.
  336. */
  337. if (depth < 24)
  338. i = depth;
  339. else
  340. i = 32;
  341. if (par->Architecture >= NV_ARCH_10)
  342. par->CURSOR = (volatile u32 __iomem *)(info->screen_base +
  343. par->CursorStart);
  344. if (info->var.sync & FB_SYNC_HOR_HIGH_ACT)
  345. state->misc_output &= ~0x40;
  346. else
  347. state->misc_output |= 0x40;
  348. if (info->var.sync & FB_SYNC_VERT_HIGH_ACT)
  349. state->misc_output &= ~0x80;
  350. else
  351. state->misc_output |= 0x80;
  352. NVCalcStateExt(par, state, i, info->var.xres_virtual,
  353. info->var.xres, info->var.yres_virtual,
  354. 1000000000 / info->var.pixclock, info->var.vmode);
  355. state->scale = NV_RD32(par->PRAMDAC, 0x00000848) & 0xfff000ff;
  356. if (par->FlatPanel == 1) {
  357. state->pixel |= (1 << 7);
  358. if (!par->fpScaler || (par->fpWidth <= info->var.xres)
  359. || (par->fpHeight <= info->var.yres)) {
  360. state->scale |= (1 << 8);
  361. }
  362. if (!par->crtcSync_read) {
  363. state->crtcSync = NV_RD32(par->PRAMDAC, 0x0828);
  364. par->crtcSync_read = 1;
  365. }
  366. par->PanelTweak = nvidia_panel_tweak(par, state);
  367. }
  368. state->vpll = state->pll;
  369. state->vpll2 = state->pll;
  370. state->vpllB = state->pllB;
  371. state->vpll2B = state->pllB;
  372. VGA_WR08(par->PCIO, 0x03D4, 0x1C);
  373. state->fifo = VGA_RD08(par->PCIO, 0x03D5) & ~(1<<5);
  374. if (par->CRTCnumber) {
  375. state->head = NV_RD32(par->PCRTC0, 0x00000860) & ~0x00001000;
  376. state->head2 = NV_RD32(par->PCRTC0, 0x00002860) | 0x00001000;
  377. state->crtcOwner = 3;
  378. state->pllsel |= 0x20000800;
  379. state->vpll = NV_RD32(par->PRAMDAC0, 0x00000508);
  380. if (par->twoStagePLL)
  381. state->vpllB = NV_RD32(par->PRAMDAC0, 0x00000578);
  382. } else if (par->twoHeads) {
  383. state->head = NV_RD32(par->PCRTC0, 0x00000860) | 0x00001000;
  384. state->head2 = NV_RD32(par->PCRTC0, 0x00002860) & ~0x00001000;
  385. state->crtcOwner = 0;
  386. state->vpll2 = NV_RD32(par->PRAMDAC0, 0x0520);
  387. if (par->twoStagePLL)
  388. state->vpll2B = NV_RD32(par->PRAMDAC0, 0x057C);
  389. }
  390. state->cursorConfig = 0x00000100;
  391. if (info->var.vmode & FB_VMODE_DOUBLE)
  392. state->cursorConfig |= (1 << 4);
  393. if (par->alphaCursor) {
  394. if ((par->Chipset & 0x0ff0) != 0x0110)
  395. state->cursorConfig |= 0x04011000;
  396. else
  397. state->cursorConfig |= 0x14011000;
  398. state->general |= (1 << 29);
  399. } else
  400. state->cursorConfig |= 0x02000000;
  401. if (par->twoHeads) {
  402. if ((par->Chipset & 0x0ff0) == 0x0110) {
  403. state->dither = NV_RD32(par->PRAMDAC, 0x0528) &
  404. ~0x00010000;
  405. if (par->FPDither)
  406. state->dither |= 0x00010000;
  407. } else {
  408. state->dither = NV_RD32(par->PRAMDAC, 0x083C) & ~1;
  409. if (par->FPDither)
  410. state->dither |= 1;
  411. }
  412. }
  413. state->timingH = 0;
  414. state->timingV = 0;
  415. state->displayV = info->var.xres;
  416. return 0;
  417. }
  418. static void nvidia_init_vga(struct fb_info *info)
  419. {
  420. struct nvidia_par *par = info->par;
  421. struct _riva_hw_state *state = &par->ModeReg;
  422. int i;
  423. for (i = 0; i < 0x10; i++)
  424. state->attr[i] = i;
  425. state->attr[0x10] = 0x41;
  426. state->attr[0x11] = 0xff;
  427. state->attr[0x12] = 0x0f;
  428. state->attr[0x13] = 0x00;
  429. state->attr[0x14] = 0x00;
  430. memset(state->crtc, 0x00, NUM_CRT_REGS);
  431. state->crtc[0x0a] = 0x20;
  432. state->crtc[0x17] = 0xe3;
  433. state->crtc[0x18] = 0xff;
  434. state->crtc[0x28] = 0x40;
  435. memset(state->gra, 0x00, NUM_GRC_REGS);
  436. state->gra[0x05] = 0x40;
  437. state->gra[0x06] = 0x05;
  438. state->gra[0x07] = 0x0f;
  439. state->gra[0x08] = 0xff;
  440. state->seq[0x00] = 0x03;
  441. state->seq[0x01] = 0x01;
  442. state->seq[0x02] = 0x0f;
  443. state->seq[0x03] = 0x00;
  444. state->seq[0x04] = 0x0e;
  445. state->misc_output = 0xeb;
  446. }
  447. static int nvidiafb_cursor(struct fb_info *info, struct fb_cursor *cursor)
  448. {
  449. struct nvidia_par *par = info->par;
  450. u8 data[MAX_CURS * MAX_CURS / 8];
  451. int i, set = cursor->set;
  452. u16 fg, bg;
  453. if (cursor->image.width > MAX_CURS || cursor->image.height > MAX_CURS)
  454. return -ENXIO;
  455. NVShowHideCursor(par, 0);
  456. if (par->cursor_reset) {
  457. set = FB_CUR_SETALL;
  458. par->cursor_reset = 0;
  459. }
  460. if (set & FB_CUR_SETSIZE)
  461. memset_io(par->CURSOR, 0, MAX_CURS * MAX_CURS * 2);
  462. if (set & FB_CUR_SETPOS) {
  463. u32 xx, yy, temp;
  464. yy = cursor->image.dy - info->var.yoffset;
  465. xx = cursor->image.dx - info->var.xoffset;
  466. temp = xx & 0xFFFF;
  467. temp |= yy << 16;
  468. NV_WR32(par->PRAMDAC, 0x0000300, temp);
  469. }
  470. if (set & (FB_CUR_SETSHAPE | FB_CUR_SETCMAP | FB_CUR_SETIMAGE)) {
  471. u32 bg_idx = cursor->image.bg_color;
  472. u32 fg_idx = cursor->image.fg_color;
  473. u32 s_pitch = (cursor->image.width + 7) >> 3;
  474. u32 d_pitch = MAX_CURS / 8;
  475. u8 *dat = (u8 *) cursor->image.data;
  476. u8 *msk = (u8 *) cursor->mask;
  477. u8 *src;
  478. src = kmalloc(s_pitch * cursor->image.height, GFP_ATOMIC);
  479. if (src) {
  480. switch (cursor->rop) {
  481. case ROP_XOR:
  482. for (i = 0; i < s_pitch * cursor->image.height; i++)
  483. src[i] = dat[i] ^ msk[i];
  484. break;
  485. case ROP_COPY:
  486. default:
  487. for (i = 0; i < s_pitch * cursor->image.height; i++)
  488. src[i] = dat[i] & msk[i];
  489. break;
  490. }
  491. fb_pad_aligned_buffer(data, d_pitch, src, s_pitch,
  492. cursor->image.height);
  493. bg = ((info->cmap.red[bg_idx] & 0xf8) << 7) |
  494. ((info->cmap.green[bg_idx] & 0xf8) << 2) |
  495. ((info->cmap.blue[bg_idx] & 0xf8) >> 3) | 1 << 15;
  496. fg = ((info->cmap.red[fg_idx] & 0xf8) << 7) |
  497. ((info->cmap.green[fg_idx] & 0xf8) << 2) |
  498. ((info->cmap.blue[fg_idx] & 0xf8) >> 3) | 1 << 15;
  499. NVLockUnlock(par, 0);
  500. nvidiafb_load_cursor_image(par, data, bg, fg,
  501. cursor->image.width,
  502. cursor->image.height);
  503. kfree(src);
  504. }
  505. }
  506. if (cursor->enable)
  507. NVShowHideCursor(par, 1);
  508. return 0;
  509. }
  510. static int nvidiafb_set_par(struct fb_info *info)
  511. {
  512. struct nvidia_par *par = info->par;
  513. NVTRACE_ENTER();
  514. NVLockUnlock(par, 1);
  515. if (!par->FlatPanel || !par->twoHeads)
  516. par->FPDither = 0;
  517. if (par->FPDither < 0) {
  518. if ((par->Chipset & 0x0ff0) == 0x0110)
  519. par->FPDither = !!(NV_RD32(par->PRAMDAC, 0x0528)
  520. & 0x00010000);
  521. else
  522. par->FPDither = !!(NV_RD32(par->PRAMDAC, 0x083C) & 1);
  523. printk(KERN_INFO PFX "Flat panel dithering %s\n",
  524. par->FPDither ? "enabled" : "disabled");
  525. }
  526. info->fix.visual = (info->var.bits_per_pixel == 8) ?
  527. FB_VISUAL_PSEUDOCOLOR : FB_VISUAL_DIRECTCOLOR;
  528. nvidia_init_vga(info);
  529. nvidia_calc_regs(info);
  530. NVLockUnlock(par, 0);
  531. if (par->twoHeads) {
  532. VGA_WR08(par->PCIO, 0x03D4, 0x44);
  533. VGA_WR08(par->PCIO, 0x03D5, par->ModeReg.crtcOwner);
  534. NVLockUnlock(par, 0);
  535. }
  536. nvidia_vga_protect(par, 1);
  537. nvidia_write_regs(par, &par->ModeReg);
  538. NVSetStartAddress(par, 0);
  539. #if defined (__BIG_ENDIAN)
  540. /* turn on LFB swapping */
  541. {
  542. unsigned char tmp;
  543. VGA_WR08(par->PCIO, 0x3d4, 0x46);
  544. tmp = VGA_RD08(par->PCIO, 0x3d5);
  545. tmp |= (1 << 7);
  546. VGA_WR08(par->PCIO, 0x3d5, tmp);
  547. }
  548. #endif
  549. info->fix.line_length = (info->var.xres_virtual *
  550. info->var.bits_per_pixel) >> 3;
  551. if (info->var.accel_flags) {
  552. info->fbops->fb_imageblit = nvidiafb_imageblit;
  553. info->fbops->fb_fillrect = nvidiafb_fillrect;
  554. info->fbops->fb_copyarea = nvidiafb_copyarea;
  555. info->fbops->fb_sync = nvidiafb_sync;
  556. info->pixmap.scan_align = 4;
  557. info->flags &= ~FBINFO_HWACCEL_DISABLED;
  558. NVResetGraphics(info);
  559. } else {
  560. info->fbops->fb_imageblit = cfb_imageblit;
  561. info->fbops->fb_fillrect = cfb_fillrect;
  562. info->fbops->fb_copyarea = cfb_copyarea;
  563. info->fbops->fb_sync = NULL;
  564. info->pixmap.scan_align = 1;
  565. info->flags |= FBINFO_HWACCEL_DISABLED;
  566. }
  567. par->cursor_reset = 1;
  568. nvidia_vga_protect(par, 0);
  569. NVTRACE_LEAVE();
  570. return 0;
  571. }
  572. static int nvidiafb_setcolreg(unsigned regno, unsigned red, unsigned green,
  573. unsigned blue, unsigned transp,
  574. struct fb_info *info)
  575. {
  576. struct nvidia_par *par = info->par;
  577. int i;
  578. NVTRACE_ENTER();
  579. if (regno >= (1 << info->var.green.length))
  580. return -EINVAL;
  581. if (info->var.grayscale) {
  582. /* gray = 0.30*R + 0.59*G + 0.11*B */
  583. red = green = blue = (red * 77 + green * 151 + blue * 28) >> 8;
  584. }
  585. if (regno < 16 && info->fix.visual == FB_VISUAL_DIRECTCOLOR) {
  586. ((u32 *) info->pseudo_palette)[regno] =
  587. (regno << info->var.red.offset) |
  588. (regno << info->var.green.offset) |
  589. (regno << info->var.blue.offset);
  590. }
  591. switch (info->var.bits_per_pixel) {
  592. case 8:
  593. /* "transparent" stuff is completely ignored. */
  594. nvidia_write_clut(par, regno, red >> 8, green >> 8, blue >> 8);
  595. break;
  596. case 16:
  597. if (info->var.green.length == 5) {
  598. for (i = 0; i < 8; i++) {
  599. nvidia_write_clut(par, regno * 8 + i, red >> 8,
  600. green >> 8, blue >> 8);
  601. }
  602. } else {
  603. u8 r, g, b;
  604. if (regno < 32) {
  605. for (i = 0; i < 8; i++) {
  606. nvidia_write_clut(par, regno * 8 + i,
  607. red >> 8, green >> 8,
  608. blue >> 8);
  609. }
  610. }
  611. nvidia_read_clut(par, regno * 4, &r, &g, &b);
  612. for (i = 0; i < 4; i++)
  613. nvidia_write_clut(par, regno * 4 + i, r,
  614. green >> 8, b);
  615. }
  616. break;
  617. case 32:
  618. nvidia_write_clut(par, regno, red >> 8, green >> 8, blue >> 8);
  619. break;
  620. default:
  621. /* do nothing */
  622. break;
  623. }
  624. NVTRACE_LEAVE();
  625. return 0;
  626. }
  627. static int nvidiafb_check_var(struct fb_var_screeninfo *var,
  628. struct fb_info *info)
  629. {
  630. struct nvidia_par *par = info->par;
  631. int memlen, vramlen, mode_valid = 0;
  632. int pitch, err = 0;
  633. NVTRACE_ENTER();
  634. var->transp.offset = 0;
  635. var->transp.length = 0;
  636. var->xres &= ~7;
  637. if (var->bits_per_pixel <= 8)
  638. var->bits_per_pixel = 8;
  639. else if (var->bits_per_pixel <= 16)
  640. var->bits_per_pixel = 16;
  641. else
  642. var->bits_per_pixel = 32;
  643. switch (var->bits_per_pixel) {
  644. case 8:
  645. var->red.offset = 0;
  646. var->red.length = 8;
  647. var->green.offset = 0;
  648. var->green.length = 8;
  649. var->blue.offset = 0;
  650. var->blue.length = 8;
  651. var->transp.offset = 0;
  652. var->transp.length = 0;
  653. break;
  654. case 16:
  655. var->green.length = (var->green.length < 6) ? 5 : 6;
  656. var->red.length = 5;
  657. var->blue.length = 5;
  658. var->transp.length = 6 - var->green.length;
  659. var->blue.offset = 0;
  660. var->green.offset = 5;
  661. var->red.offset = 5 + var->green.length;
  662. var->transp.offset = (5 + var->red.offset) & 15;
  663. break;
  664. case 32: /* RGBA 8888 */
  665. var->red.offset = 16;
  666. var->red.length = 8;
  667. var->green.offset = 8;
  668. var->green.length = 8;
  669. var->blue.offset = 0;
  670. var->blue.length = 8;
  671. var->transp.length = 8;
  672. var->transp.offset = 24;
  673. break;
  674. }
  675. var->red.msb_right = 0;
  676. var->green.msb_right = 0;
  677. var->blue.msb_right = 0;
  678. var->transp.msb_right = 0;
  679. if (!info->monspecs.hfmax || !info->monspecs.vfmax ||
  680. !info->monspecs.dclkmax || !fb_validate_mode(var, info))
  681. mode_valid = 1;
  682. /* calculate modeline if supported by monitor */
  683. if (!mode_valid && info->monspecs.gtf) {
  684. if (!fb_get_mode(FB_MAXTIMINGS, 0, var, info))
  685. mode_valid = 1;
  686. }
  687. if (!mode_valid) {
  688. struct fb_videomode *mode;
  689. mode = fb_find_best_mode(var, &info->modelist);
  690. if (mode) {
  691. fb_videomode_to_var(var, mode);
  692. mode_valid = 1;
  693. }
  694. }
  695. if (!mode_valid && info->monspecs.modedb_len)
  696. return -EINVAL;
  697. if (par->fpWidth && par->fpHeight && (par->fpWidth < var->xres ||
  698. par->fpHeight < var->yres))
  699. return -EINVAL;
  700. if (var->yres_virtual < var->yres)
  701. var->yres_virtual = var->yres;
  702. if (var->xres_virtual < var->xres)
  703. var->xres_virtual = var->xres;
  704. var->xres_virtual = (var->xres_virtual + 63) & ~63;
  705. vramlen = info->screen_size;
  706. pitch = ((var->xres_virtual * var->bits_per_pixel) + 7) / 8;
  707. memlen = pitch * var->yres_virtual;
  708. if (memlen > vramlen) {
  709. var->yres_virtual = vramlen / pitch;
  710. if (var->yres_virtual < var->yres) {
  711. var->yres_virtual = var->yres;
  712. var->xres_virtual = vramlen / var->yres_virtual;
  713. var->xres_virtual /= var->bits_per_pixel / 8;
  714. var->xres_virtual &= ~63;
  715. pitch = (var->xres_virtual *
  716. var->bits_per_pixel + 7) / 8;
  717. memlen = pitch * var->yres;
  718. if (var->xres_virtual < var->xres) {
  719. printk("nvidiafb: required video memory, "
  720. "%d bytes, for %dx%d-%d (virtual) "
  721. "is out of range\n",
  722. memlen, var->xres_virtual,
  723. var->yres_virtual, var->bits_per_pixel);
  724. err = -ENOMEM;
  725. }
  726. }
  727. }
  728. if (var->accel_flags) {
  729. if (var->yres_virtual > 0x7fff)
  730. var->yres_virtual = 0x7fff;
  731. if (var->xres_virtual > 0x7fff)
  732. var->xres_virtual = 0x7fff;
  733. }
  734. var->xres_virtual &= ~63;
  735. NVTRACE_LEAVE();
  736. return err;
  737. }
  738. static int nvidiafb_pan_display(struct fb_var_screeninfo *var,
  739. struct fb_info *info)
  740. {
  741. struct nvidia_par *par = info->par;
  742. u32 total;
  743. total = var->yoffset * info->fix.line_length + var->xoffset;
  744. NVSetStartAddress(par, total);
  745. return 0;
  746. }
  747. static int nvidiafb_blank(int blank, struct fb_info *info)
  748. {
  749. struct nvidia_par *par = info->par;
  750. unsigned char tmp, vesa;
  751. tmp = NVReadSeq(par, 0x01) & ~0x20; /* screen on/off */
  752. vesa = NVReadCrtc(par, 0x1a) & ~0xc0; /* sync on/off */
  753. NVTRACE_ENTER();
  754. if (blank)
  755. tmp |= 0x20;
  756. switch (blank) {
  757. case FB_BLANK_UNBLANK:
  758. case FB_BLANK_NORMAL:
  759. break;
  760. case FB_BLANK_VSYNC_SUSPEND:
  761. vesa |= 0x80;
  762. break;
  763. case FB_BLANK_HSYNC_SUSPEND:
  764. vesa |= 0x40;
  765. break;
  766. case FB_BLANK_POWERDOWN:
  767. vesa |= 0xc0;
  768. break;
  769. }
  770. NVWriteSeq(par, 0x01, tmp);
  771. NVWriteCrtc(par, 0x1a, vesa);
  772. nvidia_bl_set_power(info, blank);
  773. NVTRACE_LEAVE();
  774. return 0;
  775. }
  776. static struct fb_ops nvidia_fb_ops = {
  777. .owner = THIS_MODULE,
  778. .fb_check_var = nvidiafb_check_var,
  779. .fb_set_par = nvidiafb_set_par,
  780. .fb_setcolreg = nvidiafb_setcolreg,
  781. .fb_pan_display = nvidiafb_pan_display,
  782. .fb_blank = nvidiafb_blank,
  783. .fb_fillrect = nvidiafb_fillrect,
  784. .fb_copyarea = nvidiafb_copyarea,
  785. .fb_imageblit = nvidiafb_imageblit,
  786. .fb_cursor = nvidiafb_cursor,
  787. .fb_sync = nvidiafb_sync,
  788. };
  789. #ifdef CONFIG_PM
  790. static int nvidiafb_suspend(struct pci_dev *dev, pm_message_t mesg)
  791. {
  792. struct fb_info *info = pci_get_drvdata(dev);
  793. struct nvidia_par *par = info->par;
  794. if (mesg.event == PM_EVENT_PRETHAW)
  795. mesg.event = PM_EVENT_FREEZE;
  796. acquire_console_sem();
  797. par->pm_state = mesg.event;
  798. if (mesg.event == PM_EVENT_SUSPEND) {
  799. fb_set_suspend(info, 1);
  800. nvidiafb_blank(FB_BLANK_POWERDOWN, info);
  801. nvidia_write_regs(par, &par->SavedReg);
  802. pci_save_state(dev);
  803. pci_disable_device(dev);
  804. pci_set_power_state(dev, pci_choose_state(dev, mesg));
  805. }
  806. dev->dev.power.power_state = mesg;
  807. release_console_sem();
  808. return 0;
  809. }
  810. static int nvidiafb_resume(struct pci_dev *dev)
  811. {
  812. struct fb_info *info = pci_get_drvdata(dev);
  813. struct nvidia_par *par = info->par;
  814. acquire_console_sem();
  815. pci_set_power_state(dev, PCI_D0);
  816. if (par->pm_state != PM_EVENT_FREEZE) {
  817. pci_restore_state(dev);
  818. pci_enable_device(dev);
  819. pci_set_master(dev);
  820. }
  821. par->pm_state = PM_EVENT_ON;
  822. nvidiafb_set_par(info);
  823. fb_set_suspend (info, 0);
  824. nvidiafb_blank(FB_BLANK_UNBLANK, info);
  825. release_console_sem();
  826. return 0;
  827. }
  828. #else
  829. #define nvidiafb_suspend NULL
  830. #define nvidiafb_resume NULL
  831. #endif
  832. static int __devinit nvidia_set_fbinfo(struct fb_info *info)
  833. {
  834. struct fb_monspecs *specs = &info->monspecs;
  835. struct fb_videomode modedb;
  836. struct nvidia_par *par = info->par;
  837. int lpitch;
  838. NVTRACE_ENTER();
  839. info->flags = FBINFO_DEFAULT
  840. | FBINFO_HWACCEL_IMAGEBLIT
  841. | FBINFO_HWACCEL_FILLRECT
  842. | FBINFO_HWACCEL_COPYAREA
  843. | FBINFO_HWACCEL_YPAN;
  844. fb_videomode_to_modelist(info->monspecs.modedb,
  845. info->monspecs.modedb_len, &info->modelist);
  846. fb_var_to_videomode(&modedb, &nvidiafb_default_var);
  847. switch (bpp) {
  848. case 0 ... 8:
  849. bpp = 8;
  850. break;
  851. case 9 ... 16:
  852. bpp = 16;
  853. break;
  854. default:
  855. bpp = 32;
  856. break;
  857. }
  858. if (specs->modedb != NULL) {
  859. struct fb_videomode *modedb;
  860. modedb = fb_find_best_display(specs, &info->modelist);
  861. fb_videomode_to_var(&nvidiafb_default_var, modedb);
  862. nvidiafb_default_var.bits_per_pixel = bpp;
  863. } else if (par->fpWidth && par->fpHeight) {
  864. char buf[16];
  865. memset(buf, 0, 16);
  866. snprintf(buf, 15, "%dx%dMR", par->fpWidth, par->fpHeight);
  867. fb_find_mode(&nvidiafb_default_var, info, buf, specs->modedb,
  868. specs->modedb_len, &modedb, bpp);
  869. }
  870. if (mode_option)
  871. fb_find_mode(&nvidiafb_default_var, info, mode_option,
  872. specs->modedb, specs->modedb_len, &modedb, bpp);
  873. info->var = nvidiafb_default_var;
  874. info->fix.visual = (info->var.bits_per_pixel == 8) ?
  875. FB_VISUAL_PSEUDOCOLOR : FB_VISUAL_DIRECTCOLOR;
  876. info->pseudo_palette = par->pseudo_palette;
  877. fb_alloc_cmap(&info->cmap, 256, 0);
  878. fb_destroy_modedb(info->monspecs.modedb);
  879. info->monspecs.modedb = NULL;
  880. /* maximize virtual vertical length */
  881. lpitch = info->var.xres_virtual *
  882. ((info->var.bits_per_pixel + 7) >> 3);
  883. info->var.yres_virtual = info->screen_size / lpitch;
  884. info->pixmap.scan_align = 4;
  885. info->pixmap.buf_align = 4;
  886. info->pixmap.access_align = 32;
  887. info->pixmap.size = 8 * 1024;
  888. info->pixmap.flags = FB_PIXMAP_SYSTEM;
  889. if (!hwcur)
  890. info->fbops->fb_cursor = NULL;
  891. info->var.accel_flags = (!noaccel);
  892. switch (par->Architecture) {
  893. case NV_ARCH_04:
  894. info->fix.accel = FB_ACCEL_NV4;
  895. break;
  896. case NV_ARCH_10:
  897. info->fix.accel = FB_ACCEL_NV_10;
  898. break;
  899. case NV_ARCH_20:
  900. info->fix.accel = FB_ACCEL_NV_20;
  901. break;
  902. case NV_ARCH_30:
  903. info->fix.accel = FB_ACCEL_NV_30;
  904. break;
  905. case NV_ARCH_40:
  906. info->fix.accel = FB_ACCEL_NV_40;
  907. break;
  908. }
  909. NVTRACE_LEAVE();
  910. return nvidiafb_check_var(&info->var, info);
  911. }
  912. static u32 __devinit nvidia_get_chipset(struct fb_info *info)
  913. {
  914. struct nvidia_par *par = info->par;
  915. u32 id = (par->pci_dev->vendor << 16) | par->pci_dev->device;
  916. printk(KERN_INFO PFX "Device ID: %x \n", id);
  917. if ((id & 0xfff0) == 0x00f0) {
  918. /* pci-e */
  919. id = NV_RD32(par->REGS, 0x1800);
  920. if ((id & 0x0000ffff) == 0x000010DE)
  921. id = 0x10DE0000 | (id >> 16);
  922. else if ((id & 0xffff0000) == 0xDE100000) /* wrong endian */
  923. id = 0x10DE0000 | ((id << 8) & 0x0000ff00) |
  924. ((id >> 8) & 0x000000ff);
  925. printk(KERN_INFO PFX "Subsystem ID: %x \n", id);
  926. }
  927. return id;
  928. }
  929. static u32 __devinit nvidia_get_arch(struct fb_info *info)
  930. {
  931. struct nvidia_par *par = info->par;
  932. u32 arch = 0;
  933. switch (par->Chipset & 0x0ff0) {
  934. case 0x0100: /* GeForce 256 */
  935. case 0x0110: /* GeForce2 MX */
  936. case 0x0150: /* GeForce2 */
  937. case 0x0170: /* GeForce4 MX */
  938. case 0x0180: /* GeForce4 MX (8x AGP) */
  939. case 0x01A0: /* nForce */
  940. case 0x01F0: /* nForce2 */
  941. arch = NV_ARCH_10;
  942. break;
  943. case 0x0200: /* GeForce3 */
  944. case 0x0250: /* GeForce4 Ti */
  945. case 0x0280: /* GeForce4 Ti (8x AGP) */
  946. arch = NV_ARCH_20;
  947. break;
  948. case 0x0300: /* GeForceFX 5800 */
  949. case 0x0310: /* GeForceFX 5600 */
  950. case 0x0320: /* GeForceFX 5200 */
  951. case 0x0330: /* GeForceFX 5900 */
  952. case 0x0340: /* GeForceFX 5700 */
  953. arch = NV_ARCH_30;
  954. break;
  955. case 0x0040:
  956. case 0x00C0:
  957. case 0x0120:
  958. case 0x0130:
  959. case 0x0140:
  960. case 0x0160:
  961. case 0x01D0:
  962. case 0x0090:
  963. case 0x0210:
  964. case 0x0220:
  965. case 0x0230:
  966. case 0x0240:
  967. case 0x0290:
  968. case 0x0390:
  969. arch = NV_ARCH_40;
  970. break;
  971. case 0x0020: /* TNT, TNT2 */
  972. arch = NV_ARCH_04;
  973. break;
  974. default: /* unknown architecture */
  975. break;
  976. }
  977. return arch;
  978. }
  979. static int __devinit nvidiafb_probe(struct pci_dev *pd,
  980. const struct pci_device_id *ent)
  981. {
  982. struct nvidia_par *par;
  983. struct fb_info *info;
  984. unsigned short cmd;
  985. NVTRACE_ENTER();
  986. assert(pd != NULL);
  987. info = framebuffer_alloc(sizeof(struct nvidia_par), &pd->dev);
  988. if (!info)
  989. goto err_out;
  990. par = info->par;
  991. par->pci_dev = pd;
  992. info->pixmap.addr = kmalloc(8 * 1024, GFP_KERNEL);
  993. if (info->pixmap.addr == NULL)
  994. goto err_out_kfree;
  995. memset(info->pixmap.addr, 0, 8 * 1024);
  996. if (pci_enable_device(pd)) {
  997. printk(KERN_ERR PFX "cannot enable PCI device\n");
  998. goto err_out_enable;
  999. }
  1000. if (pci_request_regions(pd, "nvidiafb")) {
  1001. printk(KERN_ERR PFX "cannot request PCI regions\n");
  1002. goto err_out_enable;
  1003. }
  1004. par->FlatPanel = flatpanel;
  1005. if (flatpanel == 1)
  1006. printk(KERN_INFO PFX "flatpanel support enabled\n");
  1007. par->FPDither = fpdither;
  1008. par->CRTCnumber = forceCRTC;
  1009. par->FpScale = (!noscale);
  1010. par->paneltweak = paneltweak;
  1011. /* enable IO and mem if not already done */
  1012. pci_read_config_word(pd, PCI_COMMAND, &cmd);
  1013. cmd |= (PCI_COMMAND_IO | PCI_COMMAND_MEMORY);
  1014. pci_write_config_word(pd, PCI_COMMAND, cmd);
  1015. nvidiafb_fix.mmio_start = pci_resource_start(pd, 0);
  1016. nvidiafb_fix.smem_start = pci_resource_start(pd, 1);
  1017. nvidiafb_fix.mmio_len = pci_resource_len(pd, 0);
  1018. par->REGS = ioremap(nvidiafb_fix.mmio_start, nvidiafb_fix.mmio_len);
  1019. if (!par->REGS) {
  1020. printk(KERN_ERR PFX "cannot ioremap MMIO base\n");
  1021. goto err_out_free_base0;
  1022. }
  1023. par->Chipset = nvidia_get_chipset(info);
  1024. par->Architecture = nvidia_get_arch(info);
  1025. if (par->Architecture == 0) {
  1026. printk(KERN_ERR PFX "unknown NV_ARCH\n");
  1027. goto err_out_arch;
  1028. }
  1029. sprintf(nvidiafb_fix.id, "NV%x", (pd->device & 0x0ff0) >> 4);
  1030. if (NVCommonSetup(info))
  1031. goto err_out_arch;
  1032. par->FbAddress = nvidiafb_fix.smem_start;
  1033. par->FbMapSize = par->RamAmountKBytes * 1024;
  1034. if (vram && vram * 1024 * 1024 < par->FbMapSize)
  1035. par->FbMapSize = vram * 1024 * 1024;
  1036. /* Limit amount of vram to 64 MB */
  1037. if (par->FbMapSize > 64 * 1024 * 1024)
  1038. par->FbMapSize = 64 * 1024 * 1024;
  1039. if(par->Architecture >= NV_ARCH_40)
  1040. par->FbUsableSize = par->FbMapSize - (560 * 1024);
  1041. else
  1042. par->FbUsableSize = par->FbMapSize - (128 * 1024);
  1043. par->ScratchBufferSize = (par->Architecture < NV_ARCH_10) ? 8 * 1024 :
  1044. 16 * 1024;
  1045. par->ScratchBufferStart = par->FbUsableSize - par->ScratchBufferSize;
  1046. par->CursorStart = par->FbUsableSize + (32 * 1024);
  1047. info->screen_base = ioremap(nvidiafb_fix.smem_start, par->FbMapSize);
  1048. info->screen_size = par->FbUsableSize;
  1049. nvidiafb_fix.smem_len = par->RamAmountKBytes * 1024;
  1050. if (!info->screen_base) {
  1051. printk(KERN_ERR PFX "cannot ioremap FB base\n");
  1052. goto err_out_free_base1;
  1053. }
  1054. par->FbStart = info->screen_base;
  1055. #ifdef CONFIG_MTRR
  1056. if (!nomtrr) {
  1057. par->mtrr.vram = mtrr_add(nvidiafb_fix.smem_start,
  1058. par->RamAmountKBytes * 1024,
  1059. MTRR_TYPE_WRCOMB, 1);
  1060. if (par->mtrr.vram < 0) {
  1061. printk(KERN_ERR PFX "unable to setup MTRR\n");
  1062. } else {
  1063. par->mtrr.vram_valid = 1;
  1064. /* let there be speed */
  1065. printk(KERN_INFO PFX "MTRR set to ON\n");
  1066. }
  1067. }
  1068. #endif /* CONFIG_MTRR */
  1069. info->fbops = &nvidia_fb_ops;
  1070. info->fix = nvidiafb_fix;
  1071. if (nvidia_set_fbinfo(info) < 0) {
  1072. printk(KERN_ERR PFX "error setting initial video mode\n");
  1073. goto err_out_iounmap_fb;
  1074. }
  1075. nvidia_save_vga(par, &par->SavedReg);
  1076. pci_set_drvdata(pd, info);
  1077. nvidia_bl_init(par);
  1078. if (register_framebuffer(info) < 0) {
  1079. printk(KERN_ERR PFX "error registering nVidia framebuffer\n");
  1080. goto err_out_iounmap_fb;
  1081. }
  1082. printk(KERN_INFO PFX
  1083. "PCI nVidia %s framebuffer (%dMB @ 0x%lX)\n",
  1084. info->fix.id,
  1085. par->FbMapSize / (1024 * 1024), info->fix.smem_start);
  1086. NVTRACE_LEAVE();
  1087. return 0;
  1088. err_out_iounmap_fb:
  1089. iounmap(info->screen_base);
  1090. err_out_free_base1:
  1091. fb_destroy_modedb(info->monspecs.modedb);
  1092. nvidia_delete_i2c_busses(par);
  1093. err_out_arch:
  1094. iounmap(par->REGS);
  1095. err_out_free_base0:
  1096. pci_release_regions(pd);
  1097. err_out_enable:
  1098. kfree(info->pixmap.addr);
  1099. err_out_kfree:
  1100. framebuffer_release(info);
  1101. err_out:
  1102. return -ENODEV;
  1103. }
  1104. static void __exit nvidiafb_remove(struct pci_dev *pd)
  1105. {
  1106. struct fb_info *info = pci_get_drvdata(pd);
  1107. struct nvidia_par *par = info->par;
  1108. NVTRACE_ENTER();
  1109. nvidia_bl_exit(par);
  1110. unregister_framebuffer(info);
  1111. #ifdef CONFIG_MTRR
  1112. if (par->mtrr.vram_valid)
  1113. mtrr_del(par->mtrr.vram, info->fix.smem_start,
  1114. info->fix.smem_len);
  1115. #endif /* CONFIG_MTRR */
  1116. iounmap(info->screen_base);
  1117. fb_destroy_modedb(info->monspecs.modedb);
  1118. nvidia_delete_i2c_busses(par);
  1119. iounmap(par->REGS);
  1120. pci_release_regions(pd);
  1121. kfree(info->pixmap.addr);
  1122. framebuffer_release(info);
  1123. pci_set_drvdata(pd, NULL);
  1124. NVTRACE_LEAVE();
  1125. }
  1126. /* ------------------------------------------------------------------------- *
  1127. *
  1128. * initialization
  1129. *
  1130. * ------------------------------------------------------------------------- */
  1131. #ifndef MODULE
  1132. static int __devinit nvidiafb_setup(char *options)
  1133. {
  1134. char *this_opt;
  1135. NVTRACE_ENTER();
  1136. if (!options || !*options)
  1137. return 0;
  1138. while ((this_opt = strsep(&options, ",")) != NULL) {
  1139. if (!strncmp(this_opt, "forceCRTC", 9)) {
  1140. char *p;
  1141. p = this_opt + 9;
  1142. if (!*p || !*(++p))
  1143. continue;
  1144. forceCRTC = *p - '0';
  1145. if (forceCRTC < 0 || forceCRTC > 1)
  1146. forceCRTC = -1;
  1147. } else if (!strncmp(this_opt, "flatpanel", 9)) {
  1148. flatpanel = 1;
  1149. } else if (!strncmp(this_opt, "hwcur", 5)) {
  1150. hwcur = 1;
  1151. } else if (!strncmp(this_opt, "noaccel", 6)) {
  1152. noaccel = 1;
  1153. } else if (!strncmp(this_opt, "noscale", 7)) {
  1154. noscale = 1;
  1155. } else if (!strncmp(this_opt, "paneltweak:", 11)) {
  1156. paneltweak = simple_strtoul(this_opt+11, NULL, 0);
  1157. } else if (!strncmp(this_opt, "vram:", 5)) {
  1158. vram = simple_strtoul(this_opt+5, NULL, 0);
  1159. #ifdef CONFIG_MTRR
  1160. } else if (!strncmp(this_opt, "nomtrr", 6)) {
  1161. nomtrr = 1;
  1162. #endif
  1163. } else if (!strncmp(this_opt, "fpdither:", 9)) {
  1164. fpdither = simple_strtol(this_opt+9, NULL, 0);
  1165. } else if (!strncmp(this_opt, "bpp:", 4)) {
  1166. bpp = simple_strtoul(this_opt+4, NULL, 0);
  1167. } else
  1168. mode_option = this_opt;
  1169. }
  1170. NVTRACE_LEAVE();
  1171. return 0;
  1172. }
  1173. #endif /* !MODULE */
  1174. static struct pci_driver nvidiafb_driver = {
  1175. .name = "nvidiafb",
  1176. .id_table = nvidiafb_pci_tbl,
  1177. .probe = nvidiafb_probe,
  1178. .suspend = nvidiafb_suspend,
  1179. .resume = nvidiafb_resume,
  1180. .remove = __exit_p(nvidiafb_remove),
  1181. };
  1182. /* ------------------------------------------------------------------------- *
  1183. *
  1184. * modularization
  1185. *
  1186. * ------------------------------------------------------------------------- */
  1187. static int __devinit nvidiafb_init(void)
  1188. {
  1189. #ifndef MODULE
  1190. char *option = NULL;
  1191. if (fb_get_options("nvidiafb", &option))
  1192. return -ENODEV;
  1193. nvidiafb_setup(option);
  1194. #endif
  1195. return pci_register_driver(&nvidiafb_driver);
  1196. }
  1197. module_init(nvidiafb_init);
  1198. #ifdef MODULE
  1199. static void __exit nvidiafb_exit(void)
  1200. {
  1201. pci_unregister_driver(&nvidiafb_driver);
  1202. }
  1203. module_exit(nvidiafb_exit);
  1204. module_param(flatpanel, int, 0);
  1205. MODULE_PARM_DESC(flatpanel,
  1206. "Enables experimental flat panel support for some chipsets. "
  1207. "(0=disabled, 1=enabled, -1=autodetect) (default=-1)");
  1208. module_param(fpdither, int, 0);
  1209. MODULE_PARM_DESC(fpdither,
  1210. "Enables dithering of flat panel for 6 bits panels. "
  1211. "(0=disabled, 1=enabled, -1=autodetect) (default=-1)");
  1212. module_param(hwcur, int, 0);
  1213. MODULE_PARM_DESC(hwcur,
  1214. "Enables hardware cursor implementation. (0 or 1=enabled) "
  1215. "(default=0)");
  1216. module_param(noaccel, int, 0);
  1217. MODULE_PARM_DESC(noaccel,
  1218. "Disables hardware acceleration. (0 or 1=disable) "
  1219. "(default=0)");
  1220. module_param(noscale, int, 0);
  1221. MODULE_PARM_DESC(noscale,
  1222. "Disables screen scaleing. (0 or 1=disable) "
  1223. "(default=0, do scaling)");
  1224. module_param(paneltweak, int, 0);
  1225. MODULE_PARM_DESC(paneltweak,
  1226. "Tweak display settings for flatpanels. "
  1227. "(default=0, no tweaks)");
  1228. module_param(forceCRTC, int, 0);
  1229. MODULE_PARM_DESC(forceCRTC,
  1230. "Forces usage of a particular CRTC in case autodetection "
  1231. "fails. (0 or 1) (default=autodetect)");
  1232. module_param(vram, int, 0);
  1233. MODULE_PARM_DESC(vram,
  1234. "amount of framebuffer memory to remap in MiB"
  1235. "(default=0 - remap entire memory)");
  1236. module_param(mode_option, charp, 0);
  1237. MODULE_PARM_DESC(mode_option, "Specify initial video mode");
  1238. module_param(bpp, int, 0);
  1239. MODULE_PARM_DESC(bpp, "pixel width in bits"
  1240. "(default=8)");
  1241. #ifdef CONFIG_MTRR
  1242. module_param(nomtrr, bool, 0);
  1243. MODULE_PARM_DESC(nomtrr, "Disables MTRR support (0 or 1=disabled) "
  1244. "(default=0)");
  1245. #endif
  1246. MODULE_AUTHOR("Antonino Daplas");
  1247. MODULE_DESCRIPTION("Framebuffer driver for nVidia graphics chipset");
  1248. MODULE_LICENSE("GPL");
  1249. #endif /* MODULE */