uhci-hcd.h 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470
  1. #ifndef __LINUX_UHCI_HCD_H
  2. #define __LINUX_UHCI_HCD_H
  3. #include <linux/list.h>
  4. #include <linux/usb.h>
  5. #define usb_packetid(pipe) (usb_pipein(pipe) ? USB_PID_IN : USB_PID_OUT)
  6. #define PIPE_DEVEP_MASK 0x0007ff00
  7. /*
  8. * Universal Host Controller Interface data structures and defines
  9. */
  10. /* Command register */
  11. #define USBCMD 0
  12. #define USBCMD_RS 0x0001 /* Run/Stop */
  13. #define USBCMD_HCRESET 0x0002 /* Host reset */
  14. #define USBCMD_GRESET 0x0004 /* Global reset */
  15. #define USBCMD_EGSM 0x0008 /* Global Suspend Mode */
  16. #define USBCMD_FGR 0x0010 /* Force Global Resume */
  17. #define USBCMD_SWDBG 0x0020 /* SW Debug mode */
  18. #define USBCMD_CF 0x0040 /* Config Flag (sw only) */
  19. #define USBCMD_MAXP 0x0080 /* Max Packet (0 = 32, 1 = 64) */
  20. /* Status register */
  21. #define USBSTS 2
  22. #define USBSTS_USBINT 0x0001 /* Interrupt due to IOC */
  23. #define USBSTS_ERROR 0x0002 /* Interrupt due to error */
  24. #define USBSTS_RD 0x0004 /* Resume Detect */
  25. #define USBSTS_HSE 0x0008 /* Host System Error: PCI problems */
  26. #define USBSTS_HCPE 0x0010 /* Host Controller Process Error:
  27. * the schedule is buggy */
  28. #define USBSTS_HCH 0x0020 /* HC Halted */
  29. /* Interrupt enable register */
  30. #define USBINTR 4
  31. #define USBINTR_TIMEOUT 0x0001 /* Timeout/CRC error enable */
  32. #define USBINTR_RESUME 0x0002 /* Resume interrupt enable */
  33. #define USBINTR_IOC 0x0004 /* Interrupt On Complete enable */
  34. #define USBINTR_SP 0x0008 /* Short packet interrupt enable */
  35. #define USBFRNUM 6
  36. #define USBFLBASEADD 8
  37. #define USBSOF 12
  38. #define USBSOF_DEFAULT 64 /* Frame length is exactly 1 ms */
  39. /* USB port status and control registers */
  40. #define USBPORTSC1 16
  41. #define USBPORTSC2 18
  42. #define USBPORTSC_CCS 0x0001 /* Current Connect Status
  43. * ("device present") */
  44. #define USBPORTSC_CSC 0x0002 /* Connect Status Change */
  45. #define USBPORTSC_PE 0x0004 /* Port Enable */
  46. #define USBPORTSC_PEC 0x0008 /* Port Enable Change */
  47. #define USBPORTSC_DPLUS 0x0010 /* D+ high (line status) */
  48. #define USBPORTSC_DMINUS 0x0020 /* D- high (line status) */
  49. #define USBPORTSC_RD 0x0040 /* Resume Detect */
  50. #define USBPORTSC_RES1 0x0080 /* reserved, always 1 */
  51. #define USBPORTSC_LSDA 0x0100 /* Low Speed Device Attached */
  52. #define USBPORTSC_PR 0x0200 /* Port Reset */
  53. /* OC and OCC from Intel 430TX and later (not UHCI 1.1d spec) */
  54. #define USBPORTSC_OC 0x0400 /* Over Current condition */
  55. #define USBPORTSC_OCC 0x0800 /* Over Current Change R/WC */
  56. #define USBPORTSC_SUSP 0x1000 /* Suspend */
  57. #define USBPORTSC_RES2 0x2000 /* reserved, write zeroes */
  58. #define USBPORTSC_RES3 0x4000 /* reserved, write zeroes */
  59. #define USBPORTSC_RES4 0x8000 /* reserved, write zeroes */
  60. /* Legacy support register */
  61. #define USBLEGSUP 0xc0
  62. #define USBLEGSUP_DEFAULT 0x2000 /* only PIRQ enable set */
  63. #define USBLEGSUP_RWC 0x8f00 /* the R/WC bits */
  64. #define USBLEGSUP_RO 0x5040 /* R/O and reserved bits */
  65. #define UHCI_PTR_BITS __constant_cpu_to_le32(0x000F)
  66. #define UHCI_PTR_TERM __constant_cpu_to_le32(0x0001)
  67. #define UHCI_PTR_QH __constant_cpu_to_le32(0x0002)
  68. #define UHCI_PTR_DEPTH __constant_cpu_to_le32(0x0004)
  69. #define UHCI_PTR_BREADTH __constant_cpu_to_le32(0x0000)
  70. #define UHCI_NUMFRAMES 1024 /* in the frame list [array] */
  71. #define UHCI_MAX_SOF_NUMBER 2047 /* in an SOF packet */
  72. #define CAN_SCHEDULE_FRAMES 1000 /* how far in the future frames
  73. * can be scheduled */
  74. /* When no queues need Full-Speed Bandwidth Reclamation,
  75. * delay this long before turning FSBR off */
  76. #define FSBR_OFF_DELAY msecs_to_jiffies(10)
  77. /* If a queue hasn't advanced after this much time, assume it is stuck */
  78. #define QH_WAIT_TIMEOUT msecs_to_jiffies(200)
  79. /*
  80. * Queue Headers
  81. */
  82. /*
  83. * One role of a QH is to hold a queue of TDs for some endpoint. One QH goes
  84. * with each endpoint, and qh->element (updated by the HC) is either:
  85. * - the next unprocessed TD in the endpoint's queue, or
  86. * - UHCI_PTR_TERM (when there's no more traffic for this endpoint).
  87. *
  88. * The other role of a QH is to serve as a "skeleton" framelist entry, so we
  89. * can easily splice a QH for some endpoint into the schedule at the right
  90. * place. Then qh->element is UHCI_PTR_TERM.
  91. *
  92. * In the schedule, qh->link maintains a list of QHs seen by the HC:
  93. * skel1 --> ep1-qh --> ep2-qh --> ... --> skel2 --> ...
  94. *
  95. * qh->node is the software equivalent of qh->link. The differences
  96. * are that the software list is doubly-linked and QHs in the UNLINKING
  97. * state are on the software list but not the hardware schedule.
  98. *
  99. * For bookkeeping purposes we maintain QHs even for Isochronous endpoints,
  100. * but they never get added to the hardware schedule.
  101. */
  102. #define QH_STATE_IDLE 1 /* QH is not being used */
  103. #define QH_STATE_UNLINKING 2 /* QH has been removed from the
  104. * schedule but the hardware may
  105. * still be using it */
  106. #define QH_STATE_ACTIVE 3 /* QH is on the schedule */
  107. struct uhci_qh {
  108. /* Hardware fields */
  109. __le32 link; /* Next QH in the schedule */
  110. __le32 element; /* Queue element (TD) pointer */
  111. /* Software fields */
  112. struct list_head node; /* Node in the list of QHs */
  113. struct usb_host_endpoint *hep; /* Endpoint information */
  114. struct usb_device *udev;
  115. struct list_head queue; /* Queue of urbps for this QH */
  116. struct uhci_qh *skel; /* Skeleton for this QH */
  117. struct uhci_td *dummy_td; /* Dummy TD to end the queue */
  118. struct uhci_td *post_td; /* Last TD completed */
  119. struct usb_iso_packet_descriptor *iso_packet_desc;
  120. /* Next urb->iso_frame_desc entry */
  121. unsigned long advance_jiffies; /* Time of last queue advance */
  122. unsigned int unlink_frame; /* When the QH was unlinked */
  123. unsigned int period; /* For Interrupt and Isochronous QHs */
  124. unsigned int iso_frame; /* Frame # for iso_packet_desc */
  125. int iso_status; /* Status for Isochronous URBs */
  126. int state; /* QH_STATE_xxx; see above */
  127. int type; /* Queue type (control, bulk, etc) */
  128. dma_addr_t dma_handle;
  129. unsigned int initial_toggle:1; /* Endpoint's current toggle value */
  130. unsigned int needs_fixup:1; /* Must fix the TD toggle values */
  131. unsigned int is_stopped:1; /* Queue was stopped by error/unlink */
  132. unsigned int wait_expired:1; /* QH_WAIT_TIMEOUT has expired */
  133. } __attribute__((aligned(16)));
  134. /*
  135. * We need a special accessor for the element pointer because it is
  136. * subject to asynchronous updates by the controller.
  137. */
  138. static inline __le32 qh_element(struct uhci_qh *qh) {
  139. __le32 element = qh->element;
  140. barrier();
  141. return element;
  142. }
  143. /*
  144. * Transfer Descriptors
  145. */
  146. /*
  147. * for TD <status>:
  148. */
  149. #define TD_CTRL_SPD (1 << 29) /* Short Packet Detect */
  150. #define TD_CTRL_C_ERR_MASK (3 << 27) /* Error Counter bits */
  151. #define TD_CTRL_C_ERR_SHIFT 27
  152. #define TD_CTRL_LS (1 << 26) /* Low Speed Device */
  153. #define TD_CTRL_IOS (1 << 25) /* Isochronous Select */
  154. #define TD_CTRL_IOC (1 << 24) /* Interrupt on Complete */
  155. #define TD_CTRL_ACTIVE (1 << 23) /* TD Active */
  156. #define TD_CTRL_STALLED (1 << 22) /* TD Stalled */
  157. #define TD_CTRL_DBUFERR (1 << 21) /* Data Buffer Error */
  158. #define TD_CTRL_BABBLE (1 << 20) /* Babble Detected */
  159. #define TD_CTRL_NAK (1 << 19) /* NAK Received */
  160. #define TD_CTRL_CRCTIMEO (1 << 18) /* CRC/Time Out Error */
  161. #define TD_CTRL_BITSTUFF (1 << 17) /* Bit Stuff Error */
  162. #define TD_CTRL_ACTLEN_MASK 0x7FF /* actual length, encoded as n - 1 */
  163. #define TD_CTRL_ANY_ERROR (TD_CTRL_STALLED | TD_CTRL_DBUFERR | \
  164. TD_CTRL_BABBLE | TD_CTRL_CRCTIME | \
  165. TD_CTRL_BITSTUFF)
  166. #define uhci_maxerr(err) ((err) << TD_CTRL_C_ERR_SHIFT)
  167. #define uhci_status_bits(ctrl_sts) ((ctrl_sts) & 0xF60000)
  168. #define uhci_actual_length(ctrl_sts) (((ctrl_sts) + 1) & \
  169. TD_CTRL_ACTLEN_MASK) /* 1-based */
  170. /*
  171. * for TD <info>: (a.k.a. Token)
  172. */
  173. #define td_token(td) le32_to_cpu((td)->token)
  174. #define TD_TOKEN_DEVADDR_SHIFT 8
  175. #define TD_TOKEN_TOGGLE_SHIFT 19
  176. #define TD_TOKEN_TOGGLE (1 << 19)
  177. #define TD_TOKEN_EXPLEN_SHIFT 21
  178. #define TD_TOKEN_EXPLEN_MASK 0x7FF /* expected length, encoded as n-1 */
  179. #define TD_TOKEN_PID_MASK 0xFF
  180. #define uhci_explen(len) ((((len) - 1) & TD_TOKEN_EXPLEN_MASK) << \
  181. TD_TOKEN_EXPLEN_SHIFT)
  182. #define uhci_expected_length(token) ((((token) >> TD_TOKEN_EXPLEN_SHIFT) + \
  183. 1) & TD_TOKEN_EXPLEN_MASK)
  184. #define uhci_toggle(token) (((token) >> TD_TOKEN_TOGGLE_SHIFT) & 1)
  185. #define uhci_endpoint(token) (((token) >> 15) & 0xf)
  186. #define uhci_devaddr(token) (((token) >> TD_TOKEN_DEVADDR_SHIFT) & 0x7f)
  187. #define uhci_devep(token) (((token) >> TD_TOKEN_DEVADDR_SHIFT) & 0x7ff)
  188. #define uhci_packetid(token) ((token) & TD_TOKEN_PID_MASK)
  189. #define uhci_packetout(token) (uhci_packetid(token) != USB_PID_IN)
  190. #define uhci_packetin(token) (uhci_packetid(token) == USB_PID_IN)
  191. /*
  192. * The documentation says "4 words for hardware, 4 words for software".
  193. *
  194. * That's silly, the hardware doesn't care. The hardware only cares that
  195. * the hardware words are 16-byte aligned, and we can have any amount of
  196. * sw space after the TD entry.
  197. *
  198. * td->link points to either another TD (not necessarily for the same urb or
  199. * even the same endpoint), or nothing (PTR_TERM), or a QH.
  200. */
  201. struct uhci_td {
  202. /* Hardware fields */
  203. __le32 link;
  204. __le32 status;
  205. __le32 token;
  206. __le32 buffer;
  207. /* Software fields */
  208. dma_addr_t dma_handle;
  209. struct list_head list;
  210. int frame; /* for iso: what frame? */
  211. struct list_head fl_list;
  212. } __attribute__((aligned(16)));
  213. /*
  214. * We need a special accessor for the control/status word because it is
  215. * subject to asynchronous updates by the controller.
  216. */
  217. static inline u32 td_status(struct uhci_td *td) {
  218. __le32 status = td->status;
  219. barrier();
  220. return le32_to_cpu(status);
  221. }
  222. /*
  223. * Skeleton Queue Headers
  224. */
  225. /*
  226. * The UHCI driver uses QHs with Interrupt, Control and Bulk URBs for
  227. * automatic queuing. To make it easy to insert entries into the schedule,
  228. * we have a skeleton of QHs for each predefined Interrupt latency,
  229. * low-speed control, full-speed control, bulk, and terminating QH
  230. * (see explanation for the terminating QH below).
  231. *
  232. * When we want to add a new QH, we add it to the end of the list for the
  233. * skeleton QH. For instance, the schedule list can look like this:
  234. *
  235. * skel int128 QH
  236. * dev 1 interrupt QH
  237. * dev 5 interrupt QH
  238. * skel int64 QH
  239. * skel int32 QH
  240. * ...
  241. * skel int1 QH
  242. * skel low-speed control QH
  243. * dev 5 control QH
  244. * skel full-speed control QH
  245. * skel bulk QH
  246. * dev 1 bulk QH
  247. * dev 2 bulk QH
  248. * skel terminating QH
  249. *
  250. * The terminating QH is used for 2 reasons:
  251. * - To place a terminating TD which is used to workaround a PIIX bug
  252. * (see Intel errata for explanation), and
  253. * - To loop back to the full-speed control queue for full-speed bandwidth
  254. * reclamation.
  255. *
  256. * There's a special skeleton QH for Isochronous QHs. It never appears
  257. * on the schedule, and Isochronous TDs go on the schedule before the
  258. * the skeleton QHs. The hardware accesses them directly rather than
  259. * through their QH, which is used only for bookkeeping purposes.
  260. * While the UHCI spec doesn't forbid the use of QHs for Isochronous,
  261. * it doesn't use them either. And the spec says that queues never
  262. * advance on an error completion status, which makes them totally
  263. * unsuitable for Isochronous transfers.
  264. */
  265. #define UHCI_NUM_SKELQH 14
  266. #define skel_unlink_qh skelqh[0]
  267. #define skel_iso_qh skelqh[1]
  268. #define skel_int128_qh skelqh[2]
  269. #define skel_int64_qh skelqh[3]
  270. #define skel_int32_qh skelqh[4]
  271. #define skel_int16_qh skelqh[5]
  272. #define skel_int8_qh skelqh[6]
  273. #define skel_int4_qh skelqh[7]
  274. #define skel_int2_qh skelqh[8]
  275. #define skel_int1_qh skelqh[9]
  276. #define skel_ls_control_qh skelqh[10]
  277. #define skel_fs_control_qh skelqh[11]
  278. #define skel_bulk_qh skelqh[12]
  279. #define skel_term_qh skelqh[13]
  280. /* Find the skelqh entry corresponding to an interval exponent */
  281. #define UHCI_SKEL_INDEX(exponent) (9 - exponent)
  282. /*
  283. * The UHCI controller and root hub
  284. */
  285. /*
  286. * States for the root hub:
  287. *
  288. * To prevent "bouncing" in the presence of electrical noise,
  289. * when there are no devices attached we delay for 1 second in the
  290. * RUNNING_NODEVS state before switching to the AUTO_STOPPED state.
  291. *
  292. * (Note that the AUTO_STOPPED state won't be necessary once the hub
  293. * driver learns to autosuspend.)
  294. */
  295. enum uhci_rh_state {
  296. /* In the following states the HC must be halted.
  297. * These two must come first. */
  298. UHCI_RH_RESET,
  299. UHCI_RH_SUSPENDED,
  300. UHCI_RH_AUTO_STOPPED,
  301. UHCI_RH_RESUMING,
  302. /* In this state the HC changes from running to halted,
  303. * so it can legally appear either way. */
  304. UHCI_RH_SUSPENDING,
  305. /* In the following states it's an error if the HC is halted.
  306. * These two must come last. */
  307. UHCI_RH_RUNNING, /* The normal state */
  308. UHCI_RH_RUNNING_NODEVS, /* Running with no devices attached */
  309. };
  310. /*
  311. * The full UHCI controller information:
  312. */
  313. struct uhci_hcd {
  314. /* debugfs */
  315. struct dentry *dentry;
  316. /* Grabbed from PCI */
  317. unsigned long io_addr;
  318. struct dma_pool *qh_pool;
  319. struct dma_pool *td_pool;
  320. struct uhci_td *term_td; /* Terminating TD, see UHCI bug */
  321. struct uhci_qh *skelqh[UHCI_NUM_SKELQH]; /* Skeleton QHs */
  322. struct uhci_qh *next_qh; /* Next QH to scan */
  323. spinlock_t lock;
  324. dma_addr_t frame_dma_handle; /* Hardware frame list */
  325. __le32 *frame;
  326. void **frame_cpu; /* CPU's frame list */
  327. enum uhci_rh_state rh_state;
  328. unsigned long auto_stop_time; /* When to AUTO_STOP */
  329. unsigned int frame_number; /* As of last check */
  330. unsigned int is_stopped;
  331. #define UHCI_IS_STOPPED 9999 /* Larger than a frame # */
  332. unsigned int last_iso_frame; /* Frame of last scan */
  333. unsigned int cur_iso_frame; /* Frame for current scan */
  334. unsigned int scan_in_progress:1; /* Schedule scan is running */
  335. unsigned int need_rescan:1; /* Redo the schedule scan */
  336. unsigned int dead:1; /* Controller has died */
  337. unsigned int working_RD:1; /* Suspended root hub doesn't
  338. need to be polled */
  339. unsigned int is_initialized:1; /* Data structure is usable */
  340. unsigned int fsbr_is_on:1; /* FSBR is turned on */
  341. unsigned int fsbr_is_wanted:1; /* Does any URB want FSBR? */
  342. unsigned int fsbr_expiring:1; /* FSBR is timing out */
  343. struct timer_list fsbr_timer; /* For turning off FBSR */
  344. /* Support for port suspend/resume/reset */
  345. unsigned long port_c_suspend; /* Bit-arrays of ports */
  346. unsigned long resuming_ports;
  347. unsigned long ports_timeout; /* Time to stop signalling */
  348. struct list_head idle_qh_list; /* Where the idle QHs live */
  349. int rh_numports; /* Number of root-hub ports */
  350. wait_queue_head_t waitqh; /* endpoint_disable waiters */
  351. int num_waiting; /* Number of waiters */
  352. };
  353. /* Convert between a usb_hcd pointer and the corresponding uhci_hcd */
  354. static inline struct uhci_hcd *hcd_to_uhci(struct usb_hcd *hcd)
  355. {
  356. return (struct uhci_hcd *) (hcd->hcd_priv);
  357. }
  358. static inline struct usb_hcd *uhci_to_hcd(struct uhci_hcd *uhci)
  359. {
  360. return container_of((void *) uhci, struct usb_hcd, hcd_priv);
  361. }
  362. #define uhci_dev(u) (uhci_to_hcd(u)->self.controller)
  363. /* Utility macro for comparing frame numbers */
  364. #define uhci_frame_before_eq(f1, f2) (0 <= (int) ((f2) - (f1)))
  365. /*
  366. * Private per-URB data
  367. */
  368. struct urb_priv {
  369. struct list_head node; /* Node in the QH's urbp list */
  370. struct urb *urb;
  371. struct uhci_qh *qh; /* QH for this URB */
  372. struct list_head td_list;
  373. unsigned fsbr:1; /* URB wants FSBR */
  374. };
  375. /*
  376. * Locking in uhci.c
  377. *
  378. * Almost everything relating to the hardware schedule and processing
  379. * of URBs is protected by uhci->lock. urb->status is protected by
  380. * urb->lock; that's the one exception.
  381. *
  382. * To prevent deadlocks, never lock uhci->lock while holding urb->lock.
  383. * The safe order of locking is:
  384. *
  385. * #1 uhci->lock
  386. * #2 urb->lock
  387. */
  388. /* Some special IDs */
  389. #define PCI_VENDOR_ID_GENESYS 0x17a0
  390. #define PCI_DEVICE_ID_GL880S_UHCI 0x8083
  391. #endif