ehci-pci.c 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389
  1. /*
  2. * EHCI HCD (Host Controller Driver) PCI Bus Glue.
  3. *
  4. * Copyright (c) 2000-2004 by David Brownell
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License as published by the
  8. * Free Software Foundation; either version 2 of the License, or (at your
  9. * option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful, but
  12. * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
  13. * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
  14. * for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software Foundation,
  18. * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  19. */
  20. #ifndef CONFIG_PCI
  21. #error "This file is PCI bus glue. CONFIG_PCI must be defined."
  22. #endif
  23. /*-------------------------------------------------------------------------*/
  24. /* called after powerup, by probe or system-pm "wakeup" */
  25. static int ehci_pci_reinit(struct ehci_hcd *ehci, struct pci_dev *pdev)
  26. {
  27. u32 temp;
  28. int retval;
  29. /* optional debug port, normally in the first BAR */
  30. temp = pci_find_capability(pdev, 0x0a);
  31. if (temp) {
  32. pci_read_config_dword(pdev, temp, &temp);
  33. temp >>= 16;
  34. if ((temp & (3 << 13)) == (1 << 13)) {
  35. temp &= 0x1fff;
  36. ehci->debug = ehci_to_hcd(ehci)->regs + temp;
  37. temp = readl(&ehci->debug->control);
  38. ehci_info(ehci, "debug port %d%s\n",
  39. HCS_DEBUG_PORT(ehci->hcs_params),
  40. (temp & DBGP_ENABLED)
  41. ? " IN USE"
  42. : "");
  43. if (!(temp & DBGP_ENABLED))
  44. ehci->debug = NULL;
  45. }
  46. }
  47. /* we expect static quirk code to handle the "extended capabilities"
  48. * (currently just BIOS handoff) allowed starting with EHCI 0.96
  49. */
  50. /* PCI Memory-Write-Invalidate cycle support is optional (uncommon) */
  51. retval = pci_set_mwi(pdev);
  52. if (!retval)
  53. ehci_dbg(ehci, "MWI active\n");
  54. ehci_port_power(ehci, 0);
  55. return 0;
  56. }
  57. /* called during probe() after chip reset completes */
  58. static int ehci_pci_setup(struct usb_hcd *hcd)
  59. {
  60. struct ehci_hcd *ehci = hcd_to_ehci(hcd);
  61. struct pci_dev *pdev = to_pci_dev(hcd->self.controller);
  62. u32 temp;
  63. int retval;
  64. ehci->caps = hcd->regs;
  65. ehci->regs = hcd->regs + HC_LENGTH(readl(&ehci->caps->hc_capbase));
  66. dbg_hcs_params(ehci, "reset");
  67. dbg_hcc_params(ehci, "reset");
  68. /* ehci_init() causes memory for DMA transfers to be
  69. * allocated. Thus, any vendor-specific workarounds based on
  70. * limiting the type of memory used for DMA transfers must
  71. * happen before ehci_init() is called. */
  72. switch (pdev->vendor) {
  73. case PCI_VENDOR_ID_NVIDIA:
  74. /* NVidia reports that certain chips don't handle
  75. * QH, ITD, or SITD addresses above 2GB. (But TD,
  76. * data buffer, and periodic schedule are normal.)
  77. */
  78. switch (pdev->device) {
  79. case 0x003c: /* MCP04 */
  80. case 0x005b: /* CK804 */
  81. case 0x00d8: /* CK8 */
  82. case 0x00e8: /* CK8S */
  83. if (pci_set_consistent_dma_mask(pdev,
  84. DMA_31BIT_MASK) < 0)
  85. ehci_warn(ehci, "can't enable NVidia "
  86. "workaround for >2GB RAM\n");
  87. break;
  88. }
  89. break;
  90. }
  91. /* cache this readonly data; minimize chip reads */
  92. ehci->hcs_params = readl(&ehci->caps->hcs_params);
  93. retval = ehci_halt(ehci);
  94. if (retval)
  95. return retval;
  96. /* data structure init */
  97. retval = ehci_init(hcd);
  98. if (retval)
  99. return retval;
  100. switch (pdev->vendor) {
  101. case PCI_VENDOR_ID_TDI:
  102. if (pdev->device == PCI_DEVICE_ID_TDI_EHCI) {
  103. ehci->is_tdi_rh_tt = 1;
  104. tdi_reset(ehci);
  105. }
  106. break;
  107. case PCI_VENDOR_ID_AMD:
  108. /* AMD8111 EHCI doesn't work, according to AMD errata */
  109. if (pdev->device == 0x7463) {
  110. ehci_info(ehci, "ignoring AMD8111 (errata)\n");
  111. retval = -EIO;
  112. goto done;
  113. }
  114. break;
  115. case PCI_VENDOR_ID_NVIDIA:
  116. switch (pdev->device) {
  117. /* Some NForce2 chips have problems with selective suspend;
  118. * fixed in newer silicon.
  119. */
  120. case 0x0068:
  121. pci_read_config_dword(pdev, PCI_REVISION_ID, &temp);
  122. if ((temp & 0xff) < 0xa4)
  123. ehci->no_selective_suspend = 1;
  124. break;
  125. }
  126. break;
  127. }
  128. if (ehci_is_TDI(ehci))
  129. ehci_reset(ehci);
  130. /* at least the Genesys GL880S needs fixup here */
  131. temp = HCS_N_CC(ehci->hcs_params) * HCS_N_PCC(ehci->hcs_params);
  132. temp &= 0x0f;
  133. if (temp && HCS_N_PORTS(ehci->hcs_params) > temp) {
  134. ehci_dbg(ehci, "bogus port configuration: "
  135. "cc=%d x pcc=%d < ports=%d\n",
  136. HCS_N_CC(ehci->hcs_params),
  137. HCS_N_PCC(ehci->hcs_params),
  138. HCS_N_PORTS(ehci->hcs_params));
  139. switch (pdev->vendor) {
  140. case 0x17a0: /* GENESYS */
  141. /* GL880S: should be PORTS=2 */
  142. temp |= (ehci->hcs_params & ~0xf);
  143. ehci->hcs_params = temp;
  144. break;
  145. case PCI_VENDOR_ID_NVIDIA:
  146. /* NF4: should be PCC=10 */
  147. break;
  148. }
  149. }
  150. /* Serial Bus Release Number is at PCI 0x60 offset */
  151. pci_read_config_byte(pdev, 0x60, &ehci->sbrn);
  152. /* Workaround current PCI init glitch: wakeup bits aren't
  153. * being set from PCI PM capability.
  154. */
  155. if (!device_can_wakeup(&pdev->dev)) {
  156. u16 port_wake;
  157. pci_read_config_word(pdev, 0x62, &port_wake);
  158. if (port_wake & 0x0001)
  159. device_init_wakeup(&pdev->dev, 1);
  160. }
  161. #ifdef CONFIG_USB_SUSPEND
  162. /* REVISIT: the controller works fine for wakeup iff the root hub
  163. * itself is "globally" suspended, but usbcore currently doesn't
  164. * understand such things.
  165. *
  166. * System suspend currently expects to be able to suspend the entire
  167. * device tree, device-at-a-time. If we failed selective suspend
  168. * reports, system suspend would fail; so the root hub code must claim
  169. * success. That's lying to usbcore, and it matters for for runtime
  170. * PM scenarios with selective suspend and remote wakeup...
  171. */
  172. if (ehci->no_selective_suspend && device_can_wakeup(&pdev->dev))
  173. ehci_warn(ehci, "selective suspend/wakeup unavailable\n");
  174. #endif
  175. retval = ehci_pci_reinit(ehci, pdev);
  176. done:
  177. return retval;
  178. }
  179. /*-------------------------------------------------------------------------*/
  180. #ifdef CONFIG_PM
  181. /* suspend/resume, section 4.3 */
  182. /* These routines rely on the PCI bus glue
  183. * to handle powerdown and wakeup, and currently also on
  184. * transceivers that don't need any software attention to set up
  185. * the right sort of wakeup.
  186. * Also they depend on separate root hub suspend/resume.
  187. */
  188. static int ehci_pci_suspend(struct usb_hcd *hcd, pm_message_t message)
  189. {
  190. struct ehci_hcd *ehci = hcd_to_ehci(hcd);
  191. unsigned long flags;
  192. int rc = 0;
  193. if (time_before(jiffies, ehci->next_statechange))
  194. msleep(10);
  195. /* Root hub was already suspended. Disable irq emission and
  196. * mark HW unaccessible, bail out if RH has been resumed. Use
  197. * the spinlock to properly synchronize with possible pending
  198. * RH suspend or resume activity.
  199. *
  200. * This is still racy as hcd->state is manipulated outside of
  201. * any locks =P But that will be a different fix.
  202. */
  203. spin_lock_irqsave (&ehci->lock, flags);
  204. if (hcd->state != HC_STATE_SUSPENDED) {
  205. rc = -EINVAL;
  206. goto bail;
  207. }
  208. writel (0, &ehci->regs->intr_enable);
  209. (void)readl(&ehci->regs->intr_enable);
  210. /* make sure snapshot being resumed re-enumerates everything */
  211. if (message.event == PM_EVENT_PRETHAW) {
  212. ehci_halt(ehci);
  213. ehci_reset(ehci);
  214. }
  215. clear_bit(HCD_FLAG_HW_ACCESSIBLE, &hcd->flags);
  216. bail:
  217. spin_unlock_irqrestore (&ehci->lock, flags);
  218. // could save FLADJ in case of Vaux power loss
  219. // ... we'd only use it to handle clock skew
  220. return rc;
  221. }
  222. static int ehci_pci_resume(struct usb_hcd *hcd)
  223. {
  224. struct ehci_hcd *ehci = hcd_to_ehci(hcd);
  225. unsigned port;
  226. struct pci_dev *pdev = to_pci_dev(hcd->self.controller);
  227. int retval = -EINVAL;
  228. // maybe restore FLADJ
  229. if (time_before(jiffies, ehci->next_statechange))
  230. msleep(100);
  231. /* Mark hardware accessible again as we are out of D3 state by now */
  232. set_bit(HCD_FLAG_HW_ACCESSIBLE, &hcd->flags);
  233. /* If CF is clear, we lost PCI Vaux power and need to restart. */
  234. if (readl(&ehci->regs->configured_flag) != FLAG_CF)
  235. goto restart;
  236. /* If any port is suspended (or owned by the companion),
  237. * we know we can/must resume the HC (and mustn't reset it).
  238. * We just defer that to the root hub code.
  239. */
  240. for (port = HCS_N_PORTS(ehci->hcs_params); port > 0; ) {
  241. u32 status;
  242. port--;
  243. status = readl(&ehci->regs->port_status [port]);
  244. if (!(status & PORT_POWER))
  245. continue;
  246. if (status & (PORT_SUSPEND | PORT_RESUME | PORT_OWNER)) {
  247. usb_hcd_resume_root_hub(hcd);
  248. return 0;
  249. }
  250. }
  251. restart:
  252. ehci_dbg(ehci, "lost power, restarting\n");
  253. usb_root_hub_lost_power(hcd->self.root_hub);
  254. /* Else reset, to cope with power loss or flush-to-storage
  255. * style "resume" having let BIOS kick in during reboot.
  256. */
  257. (void) ehci_halt(ehci);
  258. (void) ehci_reset(ehci);
  259. (void) ehci_pci_reinit(ehci, pdev);
  260. /* emptying the schedule aborts any urbs */
  261. spin_lock_irq(&ehci->lock);
  262. if (ehci->reclaim)
  263. ehci->reclaim_ready = 1;
  264. ehci_work(ehci, NULL);
  265. spin_unlock_irq(&ehci->lock);
  266. /* restart; khubd will disconnect devices */
  267. retval = ehci_run(hcd);
  268. /* here we "know" root ports should always stay powered */
  269. ehci_port_power(ehci, 1);
  270. return retval;
  271. }
  272. #endif
  273. static const struct hc_driver ehci_pci_hc_driver = {
  274. .description = hcd_name,
  275. .product_desc = "EHCI Host Controller",
  276. .hcd_priv_size = sizeof(struct ehci_hcd),
  277. /*
  278. * generic hardware linkage
  279. */
  280. .irq = ehci_irq,
  281. .flags = HCD_MEMORY | HCD_USB2,
  282. /*
  283. * basic lifecycle operations
  284. */
  285. .reset = ehci_pci_setup,
  286. .start = ehci_run,
  287. #ifdef CONFIG_PM
  288. .suspend = ehci_pci_suspend,
  289. .resume = ehci_pci_resume,
  290. #endif
  291. .stop = ehci_stop,
  292. .shutdown = ehci_shutdown,
  293. /*
  294. * managing i/o requests and associated device resources
  295. */
  296. .urb_enqueue = ehci_urb_enqueue,
  297. .urb_dequeue = ehci_urb_dequeue,
  298. .endpoint_disable = ehci_endpoint_disable,
  299. /*
  300. * scheduling support
  301. */
  302. .get_frame_number = ehci_get_frame,
  303. /*
  304. * root hub support
  305. */
  306. .hub_status_data = ehci_hub_status_data,
  307. .hub_control = ehci_hub_control,
  308. .bus_suspend = ehci_bus_suspend,
  309. .bus_resume = ehci_bus_resume,
  310. };
  311. /*-------------------------------------------------------------------------*/
  312. /* PCI driver selection metadata; PCI hotplugging uses this */
  313. static const struct pci_device_id pci_ids [] = { {
  314. /* handle any USB 2.0 EHCI controller */
  315. PCI_DEVICE_CLASS(PCI_CLASS_SERIAL_USB_EHCI, ~0),
  316. .driver_data = (unsigned long) &ehci_pci_hc_driver,
  317. },
  318. { /* end: all zeroes */ }
  319. };
  320. MODULE_DEVICE_TABLE(pci, pci_ids);
  321. /* pci driver glue; this is a "new style" PCI driver module */
  322. static struct pci_driver ehci_pci_driver = {
  323. .name = (char *) hcd_name,
  324. .id_table = pci_ids,
  325. .probe = usb_hcd_pci_probe,
  326. .remove = usb_hcd_pci_remove,
  327. #ifdef CONFIG_PM
  328. .suspend = usb_hcd_pci_suspend,
  329. .resume = usb_hcd_pci_resume,
  330. #endif
  331. .shutdown = usb_hcd_pci_shutdown,
  332. };