sata_sx4.c 39 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502
  1. /*
  2. * sata_sx4.c - Promise SATA
  3. *
  4. * Maintained by: Jeff Garzik <jgarzik@pobox.com>
  5. * Please ALWAYS copy linux-ide@vger.kernel.org
  6. * on emails.
  7. *
  8. * Copyright 2003-2004 Red Hat, Inc.
  9. *
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation; either version 2, or (at your option)
  14. * any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; see the file COPYING. If not, write to
  23. * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
  24. *
  25. *
  26. * libata documentation is available via 'make {ps|pdf}docs',
  27. * as Documentation/DocBook/libata.*
  28. *
  29. * Hardware documentation available under NDA.
  30. *
  31. */
  32. #include <linux/kernel.h>
  33. #include <linux/module.h>
  34. #include <linux/pci.h>
  35. #include <linux/init.h>
  36. #include <linux/blkdev.h>
  37. #include <linux/delay.h>
  38. #include <linux/interrupt.h>
  39. #include <linux/sched.h>
  40. #include <linux/device.h>
  41. #include <scsi/scsi_host.h>
  42. #include <scsi/scsi_cmnd.h>
  43. #include <linux/libata.h>
  44. #include <asm/io.h>
  45. #include "sata_promise.h"
  46. #define DRV_NAME "sata_sx4"
  47. #define DRV_VERSION "0.9"
  48. enum {
  49. PDC_PRD_TBL = 0x44, /* Direct command DMA table addr */
  50. PDC_PKT_SUBMIT = 0x40, /* Command packet pointer addr */
  51. PDC_HDMA_PKT_SUBMIT = 0x100, /* Host DMA packet pointer addr */
  52. PDC_INT_SEQMASK = 0x40, /* Mask of asserted SEQ INTs */
  53. PDC_HDMA_CTLSTAT = 0x12C, /* Host DMA control / status */
  54. PDC_20621_SEQCTL = 0x400,
  55. PDC_20621_SEQMASK = 0x480,
  56. PDC_20621_GENERAL_CTL = 0x484,
  57. PDC_20621_PAGE_SIZE = (32 * 1024),
  58. /* chosen, not constant, values; we design our own DIMM mem map */
  59. PDC_20621_DIMM_WINDOW = 0x0C, /* page# for 32K DIMM window */
  60. PDC_20621_DIMM_BASE = 0x00200000,
  61. PDC_20621_DIMM_DATA = (64 * 1024),
  62. PDC_DIMM_DATA_STEP = (256 * 1024),
  63. PDC_DIMM_WINDOW_STEP = (8 * 1024),
  64. PDC_DIMM_HOST_PRD = (6 * 1024),
  65. PDC_DIMM_HOST_PKT = (128 * 0),
  66. PDC_DIMM_HPKT_PRD = (128 * 1),
  67. PDC_DIMM_ATA_PKT = (128 * 2),
  68. PDC_DIMM_APKT_PRD = (128 * 3),
  69. PDC_DIMM_HEADER_SZ = PDC_DIMM_APKT_PRD + 128,
  70. PDC_PAGE_WINDOW = 0x40,
  71. PDC_PAGE_DATA = PDC_PAGE_WINDOW +
  72. (PDC_20621_DIMM_DATA / PDC_20621_PAGE_SIZE),
  73. PDC_PAGE_SET = PDC_DIMM_DATA_STEP / PDC_20621_PAGE_SIZE,
  74. PDC_CHIP0_OFS = 0xC0000, /* offset of chip #0 */
  75. PDC_20621_ERR_MASK = (1<<19) | (1<<20) | (1<<21) | (1<<22) |
  76. (1<<23),
  77. board_20621 = 0, /* FastTrak S150 SX4 */
  78. PDC_RESET = (1 << 11), /* HDMA reset */
  79. PDC_MAX_HDMA = 32,
  80. PDC_HDMA_Q_MASK = (PDC_MAX_HDMA - 1),
  81. PDC_DIMM0_SPD_DEV_ADDRESS = 0x50,
  82. PDC_DIMM1_SPD_DEV_ADDRESS = 0x51,
  83. PDC_MAX_DIMM_MODULE = 0x02,
  84. PDC_I2C_CONTROL_OFFSET = 0x48,
  85. PDC_I2C_ADDR_DATA_OFFSET = 0x4C,
  86. PDC_DIMM0_CONTROL_OFFSET = 0x80,
  87. PDC_DIMM1_CONTROL_OFFSET = 0x84,
  88. PDC_SDRAM_CONTROL_OFFSET = 0x88,
  89. PDC_I2C_WRITE = 0x00000000,
  90. PDC_I2C_READ = 0x00000040,
  91. PDC_I2C_START = 0x00000080,
  92. PDC_I2C_MASK_INT = 0x00000020,
  93. PDC_I2C_COMPLETE = 0x00010000,
  94. PDC_I2C_NO_ACK = 0x00100000,
  95. PDC_DIMM_SPD_SUBADDRESS_START = 0x00,
  96. PDC_DIMM_SPD_SUBADDRESS_END = 0x7F,
  97. PDC_DIMM_SPD_ROW_NUM = 3,
  98. PDC_DIMM_SPD_COLUMN_NUM = 4,
  99. PDC_DIMM_SPD_MODULE_ROW = 5,
  100. PDC_DIMM_SPD_TYPE = 11,
  101. PDC_DIMM_SPD_FRESH_RATE = 12,
  102. PDC_DIMM_SPD_BANK_NUM = 17,
  103. PDC_DIMM_SPD_CAS_LATENCY = 18,
  104. PDC_DIMM_SPD_ATTRIBUTE = 21,
  105. PDC_DIMM_SPD_ROW_PRE_CHARGE = 27,
  106. PDC_DIMM_SPD_ROW_ACTIVE_DELAY = 28,
  107. PDC_DIMM_SPD_RAS_CAS_DELAY = 29,
  108. PDC_DIMM_SPD_ACTIVE_PRECHARGE = 30,
  109. PDC_DIMM_SPD_SYSTEM_FREQ = 126,
  110. PDC_CTL_STATUS = 0x08,
  111. PDC_DIMM_WINDOW_CTLR = 0x0C,
  112. PDC_TIME_CONTROL = 0x3C,
  113. PDC_TIME_PERIOD = 0x40,
  114. PDC_TIME_COUNTER = 0x44,
  115. PDC_GENERAL_CTLR = 0x484,
  116. PCI_PLL_INIT = 0x8A531824,
  117. PCI_X_TCOUNT = 0xEE1E5CFF
  118. };
  119. struct pdc_port_priv {
  120. u8 dimm_buf[(ATA_PRD_SZ * ATA_MAX_PRD) + 512];
  121. u8 *pkt;
  122. dma_addr_t pkt_dma;
  123. };
  124. struct pdc_host_priv {
  125. void __iomem *dimm_mmio;
  126. unsigned int doing_hdma;
  127. unsigned int hdma_prod;
  128. unsigned int hdma_cons;
  129. struct {
  130. struct ata_queued_cmd *qc;
  131. unsigned int seq;
  132. unsigned long pkt_ofs;
  133. } hdma[32];
  134. };
  135. static int pdc_sata_init_one (struct pci_dev *pdev, const struct pci_device_id *ent);
  136. static irqreturn_t pdc20621_interrupt (int irq, void *dev_instance, struct pt_regs *regs);
  137. static void pdc_eng_timeout(struct ata_port *ap);
  138. static void pdc_20621_phy_reset (struct ata_port *ap);
  139. static int pdc_port_start(struct ata_port *ap);
  140. static void pdc_port_stop(struct ata_port *ap);
  141. static void pdc20621_qc_prep(struct ata_queued_cmd *qc);
  142. static void pdc_tf_load_mmio(struct ata_port *ap, const struct ata_taskfile *tf);
  143. static void pdc_exec_command_mmio(struct ata_port *ap, const struct ata_taskfile *tf);
  144. static void pdc20621_host_stop(struct ata_host *host);
  145. static unsigned int pdc20621_dimm_init(struct ata_probe_ent *pe);
  146. static int pdc20621_detect_dimm(struct ata_probe_ent *pe);
  147. static unsigned int pdc20621_i2c_read(struct ata_probe_ent *pe,
  148. u32 device, u32 subaddr, u32 *pdata);
  149. static int pdc20621_prog_dimm0(struct ata_probe_ent *pe);
  150. static unsigned int pdc20621_prog_dimm_global(struct ata_probe_ent *pe);
  151. #ifdef ATA_VERBOSE_DEBUG
  152. static void pdc20621_get_from_dimm(struct ata_probe_ent *pe,
  153. void *psource, u32 offset, u32 size);
  154. #endif
  155. static void pdc20621_put_to_dimm(struct ata_probe_ent *pe,
  156. void *psource, u32 offset, u32 size);
  157. static void pdc20621_irq_clear(struct ata_port *ap);
  158. static unsigned int pdc20621_qc_issue_prot(struct ata_queued_cmd *qc);
  159. static struct scsi_host_template pdc_sata_sht = {
  160. .module = THIS_MODULE,
  161. .name = DRV_NAME,
  162. .ioctl = ata_scsi_ioctl,
  163. .queuecommand = ata_scsi_queuecmd,
  164. .can_queue = ATA_DEF_QUEUE,
  165. .this_id = ATA_SHT_THIS_ID,
  166. .sg_tablesize = LIBATA_MAX_PRD,
  167. .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
  168. .emulated = ATA_SHT_EMULATED,
  169. .use_clustering = ATA_SHT_USE_CLUSTERING,
  170. .proc_name = DRV_NAME,
  171. .dma_boundary = ATA_DMA_BOUNDARY,
  172. .slave_configure = ata_scsi_slave_config,
  173. .slave_destroy = ata_scsi_slave_destroy,
  174. .bios_param = ata_std_bios_param,
  175. };
  176. static const struct ata_port_operations pdc_20621_ops = {
  177. .port_disable = ata_port_disable,
  178. .tf_load = pdc_tf_load_mmio,
  179. .tf_read = ata_tf_read,
  180. .check_status = ata_check_status,
  181. .exec_command = pdc_exec_command_mmio,
  182. .dev_select = ata_std_dev_select,
  183. .phy_reset = pdc_20621_phy_reset,
  184. .qc_prep = pdc20621_qc_prep,
  185. .qc_issue = pdc20621_qc_issue_prot,
  186. .data_xfer = ata_mmio_data_xfer,
  187. .eng_timeout = pdc_eng_timeout,
  188. .irq_handler = pdc20621_interrupt,
  189. .irq_clear = pdc20621_irq_clear,
  190. .port_start = pdc_port_start,
  191. .port_stop = pdc_port_stop,
  192. .host_stop = pdc20621_host_stop,
  193. };
  194. static const struct ata_port_info pdc_port_info[] = {
  195. /* board_20621 */
  196. {
  197. .sht = &pdc_sata_sht,
  198. .flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
  199. ATA_FLAG_SRST | ATA_FLAG_MMIO |
  200. ATA_FLAG_NO_ATAPI | ATA_FLAG_PIO_POLLING,
  201. .pio_mask = 0x1f, /* pio0-4 */
  202. .mwdma_mask = 0x07, /* mwdma0-2 */
  203. .udma_mask = 0x7f, /* udma0-6 ; FIXME */
  204. .port_ops = &pdc_20621_ops,
  205. },
  206. };
  207. static const struct pci_device_id pdc_sata_pci_tbl[] = {
  208. { PCI_VENDOR_ID_PROMISE, 0x6622, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  209. board_20621 },
  210. { } /* terminate list */
  211. };
  212. static struct pci_driver pdc_sata_pci_driver = {
  213. .name = DRV_NAME,
  214. .id_table = pdc_sata_pci_tbl,
  215. .probe = pdc_sata_init_one,
  216. .remove = ata_pci_remove_one,
  217. };
  218. static void pdc20621_host_stop(struct ata_host *host)
  219. {
  220. struct pci_dev *pdev = to_pci_dev(host->dev);
  221. struct pdc_host_priv *hpriv = host->private_data;
  222. void __iomem *dimm_mmio = hpriv->dimm_mmio;
  223. pci_iounmap(pdev, dimm_mmio);
  224. kfree(hpriv);
  225. pci_iounmap(pdev, host->mmio_base);
  226. }
  227. static int pdc_port_start(struct ata_port *ap)
  228. {
  229. struct device *dev = ap->host->dev;
  230. struct pdc_port_priv *pp;
  231. int rc;
  232. rc = ata_port_start(ap);
  233. if (rc)
  234. return rc;
  235. pp = kmalloc(sizeof(*pp), GFP_KERNEL);
  236. if (!pp) {
  237. rc = -ENOMEM;
  238. goto err_out;
  239. }
  240. memset(pp, 0, sizeof(*pp));
  241. pp->pkt = dma_alloc_coherent(dev, 128, &pp->pkt_dma, GFP_KERNEL);
  242. if (!pp->pkt) {
  243. rc = -ENOMEM;
  244. goto err_out_kfree;
  245. }
  246. ap->private_data = pp;
  247. return 0;
  248. err_out_kfree:
  249. kfree(pp);
  250. err_out:
  251. ata_port_stop(ap);
  252. return rc;
  253. }
  254. static void pdc_port_stop(struct ata_port *ap)
  255. {
  256. struct device *dev = ap->host->dev;
  257. struct pdc_port_priv *pp = ap->private_data;
  258. ap->private_data = NULL;
  259. dma_free_coherent(dev, 128, pp->pkt, pp->pkt_dma);
  260. kfree(pp);
  261. ata_port_stop(ap);
  262. }
  263. static void pdc_20621_phy_reset (struct ata_port *ap)
  264. {
  265. VPRINTK("ENTER\n");
  266. ap->cbl = ATA_CBL_SATA;
  267. ata_port_probe(ap);
  268. ata_bus_reset(ap);
  269. }
  270. static inline void pdc20621_ata_sg(struct ata_taskfile *tf, u8 *buf,
  271. unsigned int portno,
  272. unsigned int total_len)
  273. {
  274. u32 addr;
  275. unsigned int dw = PDC_DIMM_APKT_PRD >> 2;
  276. u32 *buf32 = (u32 *) buf;
  277. /* output ATA packet S/G table */
  278. addr = PDC_20621_DIMM_BASE + PDC_20621_DIMM_DATA +
  279. (PDC_DIMM_DATA_STEP * portno);
  280. VPRINTK("ATA sg addr 0x%x, %d\n", addr, addr);
  281. buf32[dw] = cpu_to_le32(addr);
  282. buf32[dw + 1] = cpu_to_le32(total_len | ATA_PRD_EOT);
  283. VPRINTK("ATA PSG @ %x == (0x%x, 0x%x)\n",
  284. PDC_20621_DIMM_BASE +
  285. (PDC_DIMM_WINDOW_STEP * portno) +
  286. PDC_DIMM_APKT_PRD,
  287. buf32[dw], buf32[dw + 1]);
  288. }
  289. static inline void pdc20621_host_sg(struct ata_taskfile *tf, u8 *buf,
  290. unsigned int portno,
  291. unsigned int total_len)
  292. {
  293. u32 addr;
  294. unsigned int dw = PDC_DIMM_HPKT_PRD >> 2;
  295. u32 *buf32 = (u32 *) buf;
  296. /* output Host DMA packet S/G table */
  297. addr = PDC_20621_DIMM_BASE + PDC_20621_DIMM_DATA +
  298. (PDC_DIMM_DATA_STEP * portno);
  299. buf32[dw] = cpu_to_le32(addr);
  300. buf32[dw + 1] = cpu_to_le32(total_len | ATA_PRD_EOT);
  301. VPRINTK("HOST PSG @ %x == (0x%x, 0x%x)\n",
  302. PDC_20621_DIMM_BASE +
  303. (PDC_DIMM_WINDOW_STEP * portno) +
  304. PDC_DIMM_HPKT_PRD,
  305. buf32[dw], buf32[dw + 1]);
  306. }
  307. static inline unsigned int pdc20621_ata_pkt(struct ata_taskfile *tf,
  308. unsigned int devno, u8 *buf,
  309. unsigned int portno)
  310. {
  311. unsigned int i, dw;
  312. u32 *buf32 = (u32 *) buf;
  313. u8 dev_reg;
  314. unsigned int dimm_sg = PDC_20621_DIMM_BASE +
  315. (PDC_DIMM_WINDOW_STEP * portno) +
  316. PDC_DIMM_APKT_PRD;
  317. VPRINTK("ENTER, dimm_sg == 0x%x, %d\n", dimm_sg, dimm_sg);
  318. i = PDC_DIMM_ATA_PKT;
  319. /*
  320. * Set up ATA packet
  321. */
  322. if ((tf->protocol == ATA_PROT_DMA) && (!(tf->flags & ATA_TFLAG_WRITE)))
  323. buf[i++] = PDC_PKT_READ;
  324. else if (tf->protocol == ATA_PROT_NODATA)
  325. buf[i++] = PDC_PKT_NODATA;
  326. else
  327. buf[i++] = 0;
  328. buf[i++] = 0; /* reserved */
  329. buf[i++] = portno + 1; /* seq. id */
  330. buf[i++] = 0xff; /* delay seq. id */
  331. /* dimm dma S/G, and next-pkt */
  332. dw = i >> 2;
  333. if (tf->protocol == ATA_PROT_NODATA)
  334. buf32[dw] = 0;
  335. else
  336. buf32[dw] = cpu_to_le32(dimm_sg);
  337. buf32[dw + 1] = 0;
  338. i += 8;
  339. if (devno == 0)
  340. dev_reg = ATA_DEVICE_OBS;
  341. else
  342. dev_reg = ATA_DEVICE_OBS | ATA_DEV1;
  343. /* select device */
  344. buf[i++] = (1 << 5) | PDC_PKT_CLEAR_BSY | ATA_REG_DEVICE;
  345. buf[i++] = dev_reg;
  346. /* device control register */
  347. buf[i++] = (1 << 5) | PDC_REG_DEVCTL;
  348. buf[i++] = tf->ctl;
  349. return i;
  350. }
  351. static inline void pdc20621_host_pkt(struct ata_taskfile *tf, u8 *buf,
  352. unsigned int portno)
  353. {
  354. unsigned int dw;
  355. u32 tmp, *buf32 = (u32 *) buf;
  356. unsigned int host_sg = PDC_20621_DIMM_BASE +
  357. (PDC_DIMM_WINDOW_STEP * portno) +
  358. PDC_DIMM_HOST_PRD;
  359. unsigned int dimm_sg = PDC_20621_DIMM_BASE +
  360. (PDC_DIMM_WINDOW_STEP * portno) +
  361. PDC_DIMM_HPKT_PRD;
  362. VPRINTK("ENTER, dimm_sg == 0x%x, %d\n", dimm_sg, dimm_sg);
  363. VPRINTK("host_sg == 0x%x, %d\n", host_sg, host_sg);
  364. dw = PDC_DIMM_HOST_PKT >> 2;
  365. /*
  366. * Set up Host DMA packet
  367. */
  368. if ((tf->protocol == ATA_PROT_DMA) && (!(tf->flags & ATA_TFLAG_WRITE)))
  369. tmp = PDC_PKT_READ;
  370. else
  371. tmp = 0;
  372. tmp |= ((portno + 1 + 4) << 16); /* seq. id */
  373. tmp |= (0xff << 24); /* delay seq. id */
  374. buf32[dw + 0] = cpu_to_le32(tmp);
  375. buf32[dw + 1] = cpu_to_le32(host_sg);
  376. buf32[dw + 2] = cpu_to_le32(dimm_sg);
  377. buf32[dw + 3] = 0;
  378. VPRINTK("HOST PKT @ %x == (0x%x 0x%x 0x%x 0x%x)\n",
  379. PDC_20621_DIMM_BASE + (PDC_DIMM_WINDOW_STEP * portno) +
  380. PDC_DIMM_HOST_PKT,
  381. buf32[dw + 0],
  382. buf32[dw + 1],
  383. buf32[dw + 2],
  384. buf32[dw + 3]);
  385. }
  386. static void pdc20621_dma_prep(struct ata_queued_cmd *qc)
  387. {
  388. struct scatterlist *sg;
  389. struct ata_port *ap = qc->ap;
  390. struct pdc_port_priv *pp = ap->private_data;
  391. void __iomem *mmio = ap->host->mmio_base;
  392. struct pdc_host_priv *hpriv = ap->host->private_data;
  393. void __iomem *dimm_mmio = hpriv->dimm_mmio;
  394. unsigned int portno = ap->port_no;
  395. unsigned int i, idx, total_len = 0, sgt_len;
  396. u32 *buf = (u32 *) &pp->dimm_buf[PDC_DIMM_HEADER_SZ];
  397. WARN_ON(!(qc->flags & ATA_QCFLAG_DMAMAP));
  398. VPRINTK("ata%u: ENTER\n", ap->id);
  399. /* hard-code chip #0 */
  400. mmio += PDC_CHIP0_OFS;
  401. /*
  402. * Build S/G table
  403. */
  404. idx = 0;
  405. ata_for_each_sg(sg, qc) {
  406. buf[idx++] = cpu_to_le32(sg_dma_address(sg));
  407. buf[idx++] = cpu_to_le32(sg_dma_len(sg));
  408. total_len += sg_dma_len(sg);
  409. }
  410. buf[idx - 1] |= cpu_to_le32(ATA_PRD_EOT);
  411. sgt_len = idx * 4;
  412. /*
  413. * Build ATA, host DMA packets
  414. */
  415. pdc20621_host_sg(&qc->tf, &pp->dimm_buf[0], portno, total_len);
  416. pdc20621_host_pkt(&qc->tf, &pp->dimm_buf[0], portno);
  417. pdc20621_ata_sg(&qc->tf, &pp->dimm_buf[0], portno, total_len);
  418. i = pdc20621_ata_pkt(&qc->tf, qc->dev->devno, &pp->dimm_buf[0], portno);
  419. if (qc->tf.flags & ATA_TFLAG_LBA48)
  420. i = pdc_prep_lba48(&qc->tf, &pp->dimm_buf[0], i);
  421. else
  422. i = pdc_prep_lba28(&qc->tf, &pp->dimm_buf[0], i);
  423. pdc_pkt_footer(&qc->tf, &pp->dimm_buf[0], i);
  424. /* copy three S/G tables and two packets to DIMM MMIO window */
  425. memcpy_toio(dimm_mmio + (portno * PDC_DIMM_WINDOW_STEP),
  426. &pp->dimm_buf, PDC_DIMM_HEADER_SZ);
  427. memcpy_toio(dimm_mmio + (portno * PDC_DIMM_WINDOW_STEP) +
  428. PDC_DIMM_HOST_PRD,
  429. &pp->dimm_buf[PDC_DIMM_HEADER_SZ], sgt_len);
  430. /* force host FIFO dump */
  431. writel(0x00000001, mmio + PDC_20621_GENERAL_CTL);
  432. readl(dimm_mmio); /* MMIO PCI posting flush */
  433. VPRINTK("ata pkt buf ofs %u, prd size %u, mmio copied\n", i, sgt_len);
  434. }
  435. static void pdc20621_nodata_prep(struct ata_queued_cmd *qc)
  436. {
  437. struct ata_port *ap = qc->ap;
  438. struct pdc_port_priv *pp = ap->private_data;
  439. void __iomem *mmio = ap->host->mmio_base;
  440. struct pdc_host_priv *hpriv = ap->host->private_data;
  441. void __iomem *dimm_mmio = hpriv->dimm_mmio;
  442. unsigned int portno = ap->port_no;
  443. unsigned int i;
  444. VPRINTK("ata%u: ENTER\n", ap->id);
  445. /* hard-code chip #0 */
  446. mmio += PDC_CHIP0_OFS;
  447. i = pdc20621_ata_pkt(&qc->tf, qc->dev->devno, &pp->dimm_buf[0], portno);
  448. if (qc->tf.flags & ATA_TFLAG_LBA48)
  449. i = pdc_prep_lba48(&qc->tf, &pp->dimm_buf[0], i);
  450. else
  451. i = pdc_prep_lba28(&qc->tf, &pp->dimm_buf[0], i);
  452. pdc_pkt_footer(&qc->tf, &pp->dimm_buf[0], i);
  453. /* copy three S/G tables and two packets to DIMM MMIO window */
  454. memcpy_toio(dimm_mmio + (portno * PDC_DIMM_WINDOW_STEP),
  455. &pp->dimm_buf, PDC_DIMM_HEADER_SZ);
  456. /* force host FIFO dump */
  457. writel(0x00000001, mmio + PDC_20621_GENERAL_CTL);
  458. readl(dimm_mmio); /* MMIO PCI posting flush */
  459. VPRINTK("ata pkt buf ofs %u, mmio copied\n", i);
  460. }
  461. static void pdc20621_qc_prep(struct ata_queued_cmd *qc)
  462. {
  463. switch (qc->tf.protocol) {
  464. case ATA_PROT_DMA:
  465. pdc20621_dma_prep(qc);
  466. break;
  467. case ATA_PROT_NODATA:
  468. pdc20621_nodata_prep(qc);
  469. break;
  470. default:
  471. break;
  472. }
  473. }
  474. static void __pdc20621_push_hdma(struct ata_queued_cmd *qc,
  475. unsigned int seq,
  476. u32 pkt_ofs)
  477. {
  478. struct ata_port *ap = qc->ap;
  479. struct ata_host *host = ap->host;
  480. void __iomem *mmio = host->mmio_base;
  481. /* hard-code chip #0 */
  482. mmio += PDC_CHIP0_OFS;
  483. writel(0x00000001, mmio + PDC_20621_SEQCTL + (seq * 4));
  484. readl(mmio + PDC_20621_SEQCTL + (seq * 4)); /* flush */
  485. writel(pkt_ofs, mmio + PDC_HDMA_PKT_SUBMIT);
  486. readl(mmio + PDC_HDMA_PKT_SUBMIT); /* flush */
  487. }
  488. static void pdc20621_push_hdma(struct ata_queued_cmd *qc,
  489. unsigned int seq,
  490. u32 pkt_ofs)
  491. {
  492. struct ata_port *ap = qc->ap;
  493. struct pdc_host_priv *pp = ap->host->private_data;
  494. unsigned int idx = pp->hdma_prod & PDC_HDMA_Q_MASK;
  495. if (!pp->doing_hdma) {
  496. __pdc20621_push_hdma(qc, seq, pkt_ofs);
  497. pp->doing_hdma = 1;
  498. return;
  499. }
  500. pp->hdma[idx].qc = qc;
  501. pp->hdma[idx].seq = seq;
  502. pp->hdma[idx].pkt_ofs = pkt_ofs;
  503. pp->hdma_prod++;
  504. }
  505. static void pdc20621_pop_hdma(struct ata_queued_cmd *qc)
  506. {
  507. struct ata_port *ap = qc->ap;
  508. struct pdc_host_priv *pp = ap->host->private_data;
  509. unsigned int idx = pp->hdma_cons & PDC_HDMA_Q_MASK;
  510. /* if nothing on queue, we're done */
  511. if (pp->hdma_prod == pp->hdma_cons) {
  512. pp->doing_hdma = 0;
  513. return;
  514. }
  515. __pdc20621_push_hdma(pp->hdma[idx].qc, pp->hdma[idx].seq,
  516. pp->hdma[idx].pkt_ofs);
  517. pp->hdma_cons++;
  518. }
  519. #ifdef ATA_VERBOSE_DEBUG
  520. static void pdc20621_dump_hdma(struct ata_queued_cmd *qc)
  521. {
  522. struct ata_port *ap = qc->ap;
  523. unsigned int port_no = ap->port_no;
  524. struct pdc_host_priv *hpriv = ap->host->private_data;
  525. void *dimm_mmio = hpriv->dimm_mmio;
  526. dimm_mmio += (port_no * PDC_DIMM_WINDOW_STEP);
  527. dimm_mmio += PDC_DIMM_HOST_PKT;
  528. printk(KERN_ERR "HDMA[0] == 0x%08X\n", readl(dimm_mmio));
  529. printk(KERN_ERR "HDMA[1] == 0x%08X\n", readl(dimm_mmio + 4));
  530. printk(KERN_ERR "HDMA[2] == 0x%08X\n", readl(dimm_mmio + 8));
  531. printk(KERN_ERR "HDMA[3] == 0x%08X\n", readl(dimm_mmio + 12));
  532. }
  533. #else
  534. static inline void pdc20621_dump_hdma(struct ata_queued_cmd *qc) { }
  535. #endif /* ATA_VERBOSE_DEBUG */
  536. static void pdc20621_packet_start(struct ata_queued_cmd *qc)
  537. {
  538. struct ata_port *ap = qc->ap;
  539. struct ata_host *host = ap->host;
  540. unsigned int port_no = ap->port_no;
  541. void __iomem *mmio = host->mmio_base;
  542. unsigned int rw = (qc->tf.flags & ATA_TFLAG_WRITE);
  543. u8 seq = (u8) (port_no + 1);
  544. unsigned int port_ofs;
  545. /* hard-code chip #0 */
  546. mmio += PDC_CHIP0_OFS;
  547. VPRINTK("ata%u: ENTER\n", ap->id);
  548. wmb(); /* flush PRD, pkt writes */
  549. port_ofs = PDC_20621_DIMM_BASE + (PDC_DIMM_WINDOW_STEP * port_no);
  550. /* if writing, we (1) DMA to DIMM, then (2) do ATA command */
  551. if (rw && qc->tf.protocol == ATA_PROT_DMA) {
  552. seq += 4;
  553. pdc20621_dump_hdma(qc);
  554. pdc20621_push_hdma(qc, seq, port_ofs + PDC_DIMM_HOST_PKT);
  555. VPRINTK("queued ofs 0x%x (%u), seq %u\n",
  556. port_ofs + PDC_DIMM_HOST_PKT,
  557. port_ofs + PDC_DIMM_HOST_PKT,
  558. seq);
  559. } else {
  560. writel(0x00000001, mmio + PDC_20621_SEQCTL + (seq * 4));
  561. readl(mmio + PDC_20621_SEQCTL + (seq * 4)); /* flush */
  562. writel(port_ofs + PDC_DIMM_ATA_PKT,
  563. (void __iomem *) ap->ioaddr.cmd_addr + PDC_PKT_SUBMIT);
  564. readl((void __iomem *) ap->ioaddr.cmd_addr + PDC_PKT_SUBMIT);
  565. VPRINTK("submitted ofs 0x%x (%u), seq %u\n",
  566. port_ofs + PDC_DIMM_ATA_PKT,
  567. port_ofs + PDC_DIMM_ATA_PKT,
  568. seq);
  569. }
  570. }
  571. static unsigned int pdc20621_qc_issue_prot(struct ata_queued_cmd *qc)
  572. {
  573. switch (qc->tf.protocol) {
  574. case ATA_PROT_DMA:
  575. case ATA_PROT_NODATA:
  576. pdc20621_packet_start(qc);
  577. return 0;
  578. case ATA_PROT_ATAPI_DMA:
  579. BUG();
  580. break;
  581. default:
  582. break;
  583. }
  584. return ata_qc_issue_prot(qc);
  585. }
  586. static inline unsigned int pdc20621_host_intr( struct ata_port *ap,
  587. struct ata_queued_cmd *qc,
  588. unsigned int doing_hdma,
  589. void __iomem *mmio)
  590. {
  591. unsigned int port_no = ap->port_no;
  592. unsigned int port_ofs =
  593. PDC_20621_DIMM_BASE + (PDC_DIMM_WINDOW_STEP * port_no);
  594. u8 status;
  595. unsigned int handled = 0;
  596. VPRINTK("ENTER\n");
  597. if ((qc->tf.protocol == ATA_PROT_DMA) && /* read */
  598. (!(qc->tf.flags & ATA_TFLAG_WRITE))) {
  599. /* step two - DMA from DIMM to host */
  600. if (doing_hdma) {
  601. VPRINTK("ata%u: read hdma, 0x%x 0x%x\n", ap->id,
  602. readl(mmio + 0x104), readl(mmio + PDC_HDMA_CTLSTAT));
  603. /* get drive status; clear intr; complete txn */
  604. qc->err_mask |= ac_err_mask(ata_wait_idle(ap));
  605. ata_qc_complete(qc);
  606. pdc20621_pop_hdma(qc);
  607. }
  608. /* step one - exec ATA command */
  609. else {
  610. u8 seq = (u8) (port_no + 1 + 4);
  611. VPRINTK("ata%u: read ata, 0x%x 0x%x\n", ap->id,
  612. readl(mmio + 0x104), readl(mmio + PDC_HDMA_CTLSTAT));
  613. /* submit hdma pkt */
  614. pdc20621_dump_hdma(qc);
  615. pdc20621_push_hdma(qc, seq,
  616. port_ofs + PDC_DIMM_HOST_PKT);
  617. }
  618. handled = 1;
  619. } else if (qc->tf.protocol == ATA_PROT_DMA) { /* write */
  620. /* step one - DMA from host to DIMM */
  621. if (doing_hdma) {
  622. u8 seq = (u8) (port_no + 1);
  623. VPRINTK("ata%u: write hdma, 0x%x 0x%x\n", ap->id,
  624. readl(mmio + 0x104), readl(mmio + PDC_HDMA_CTLSTAT));
  625. /* submit ata pkt */
  626. writel(0x00000001, mmio + PDC_20621_SEQCTL + (seq * 4));
  627. readl(mmio + PDC_20621_SEQCTL + (seq * 4));
  628. writel(port_ofs + PDC_DIMM_ATA_PKT,
  629. (void __iomem *) ap->ioaddr.cmd_addr + PDC_PKT_SUBMIT);
  630. readl((void __iomem *) ap->ioaddr.cmd_addr + PDC_PKT_SUBMIT);
  631. }
  632. /* step two - execute ATA command */
  633. else {
  634. VPRINTK("ata%u: write ata, 0x%x 0x%x\n", ap->id,
  635. readl(mmio + 0x104), readl(mmio + PDC_HDMA_CTLSTAT));
  636. /* get drive status; clear intr; complete txn */
  637. qc->err_mask |= ac_err_mask(ata_wait_idle(ap));
  638. ata_qc_complete(qc);
  639. pdc20621_pop_hdma(qc);
  640. }
  641. handled = 1;
  642. /* command completion, but no data xfer */
  643. } else if (qc->tf.protocol == ATA_PROT_NODATA) {
  644. status = ata_busy_wait(ap, ATA_BUSY | ATA_DRQ, 1000);
  645. DPRINTK("BUS_NODATA (drv_stat 0x%X)\n", status);
  646. qc->err_mask |= ac_err_mask(status);
  647. ata_qc_complete(qc);
  648. handled = 1;
  649. } else {
  650. ap->stats.idle_irq++;
  651. }
  652. return handled;
  653. }
  654. static void pdc20621_irq_clear(struct ata_port *ap)
  655. {
  656. struct ata_host *host = ap->host;
  657. void __iomem *mmio = host->mmio_base;
  658. mmio += PDC_CHIP0_OFS;
  659. readl(mmio + PDC_20621_SEQMASK);
  660. }
  661. static irqreturn_t pdc20621_interrupt (int irq, void *dev_instance, struct pt_regs *regs)
  662. {
  663. struct ata_host *host = dev_instance;
  664. struct ata_port *ap;
  665. u32 mask = 0;
  666. unsigned int i, tmp, port_no;
  667. unsigned int handled = 0;
  668. void __iomem *mmio_base;
  669. VPRINTK("ENTER\n");
  670. if (!host || !host->mmio_base) {
  671. VPRINTK("QUICK EXIT\n");
  672. return IRQ_NONE;
  673. }
  674. mmio_base = host->mmio_base;
  675. /* reading should also clear interrupts */
  676. mmio_base += PDC_CHIP0_OFS;
  677. mask = readl(mmio_base + PDC_20621_SEQMASK);
  678. VPRINTK("mask == 0x%x\n", mask);
  679. if (mask == 0xffffffff) {
  680. VPRINTK("QUICK EXIT 2\n");
  681. return IRQ_NONE;
  682. }
  683. mask &= 0xffff; /* only 16 tags possible */
  684. if (!mask) {
  685. VPRINTK("QUICK EXIT 3\n");
  686. return IRQ_NONE;
  687. }
  688. spin_lock(&host->lock);
  689. for (i = 1; i < 9; i++) {
  690. port_no = i - 1;
  691. if (port_no > 3)
  692. port_no -= 4;
  693. if (port_no >= host->n_ports)
  694. ap = NULL;
  695. else
  696. ap = host->ports[port_no];
  697. tmp = mask & (1 << i);
  698. VPRINTK("seq %u, port_no %u, ap %p, tmp %x\n", i, port_no, ap, tmp);
  699. if (tmp && ap &&
  700. !(ap->flags & ATA_FLAG_DISABLED)) {
  701. struct ata_queued_cmd *qc;
  702. qc = ata_qc_from_tag(ap, ap->active_tag);
  703. if (qc && (!(qc->tf.flags & ATA_TFLAG_POLLING)))
  704. handled += pdc20621_host_intr(ap, qc, (i > 4),
  705. mmio_base);
  706. }
  707. }
  708. spin_unlock(&host->lock);
  709. VPRINTK("mask == 0x%x\n", mask);
  710. VPRINTK("EXIT\n");
  711. return IRQ_RETVAL(handled);
  712. }
  713. static void pdc_eng_timeout(struct ata_port *ap)
  714. {
  715. u8 drv_stat;
  716. struct ata_host *host = ap->host;
  717. struct ata_queued_cmd *qc;
  718. unsigned long flags;
  719. DPRINTK("ENTER\n");
  720. spin_lock_irqsave(&host->lock, flags);
  721. qc = ata_qc_from_tag(ap, ap->active_tag);
  722. switch (qc->tf.protocol) {
  723. case ATA_PROT_DMA:
  724. case ATA_PROT_NODATA:
  725. ata_port_printk(ap, KERN_ERR, "command timeout\n");
  726. qc->err_mask |= __ac_err_mask(ata_wait_idle(ap));
  727. break;
  728. default:
  729. drv_stat = ata_busy_wait(ap, ATA_BUSY | ATA_DRQ, 1000);
  730. ata_port_printk(ap, KERN_ERR,
  731. "unknown timeout, cmd 0x%x stat 0x%x\n",
  732. qc->tf.command, drv_stat);
  733. qc->err_mask |= ac_err_mask(drv_stat);
  734. break;
  735. }
  736. spin_unlock_irqrestore(&host->lock, flags);
  737. ata_eh_qc_complete(qc);
  738. DPRINTK("EXIT\n");
  739. }
  740. static void pdc_tf_load_mmio(struct ata_port *ap, const struct ata_taskfile *tf)
  741. {
  742. WARN_ON (tf->protocol == ATA_PROT_DMA ||
  743. tf->protocol == ATA_PROT_NODATA);
  744. ata_tf_load(ap, tf);
  745. }
  746. static void pdc_exec_command_mmio(struct ata_port *ap, const struct ata_taskfile *tf)
  747. {
  748. WARN_ON (tf->protocol == ATA_PROT_DMA ||
  749. tf->protocol == ATA_PROT_NODATA);
  750. ata_exec_command(ap, tf);
  751. }
  752. static void pdc_sata_setup_port(struct ata_ioports *port, unsigned long base)
  753. {
  754. port->cmd_addr = base;
  755. port->data_addr = base;
  756. port->feature_addr =
  757. port->error_addr = base + 0x4;
  758. port->nsect_addr = base + 0x8;
  759. port->lbal_addr = base + 0xc;
  760. port->lbam_addr = base + 0x10;
  761. port->lbah_addr = base + 0x14;
  762. port->device_addr = base + 0x18;
  763. port->command_addr =
  764. port->status_addr = base + 0x1c;
  765. port->altstatus_addr =
  766. port->ctl_addr = base + 0x38;
  767. }
  768. #ifdef ATA_VERBOSE_DEBUG
  769. static void pdc20621_get_from_dimm(struct ata_probe_ent *pe, void *psource,
  770. u32 offset, u32 size)
  771. {
  772. u32 window_size;
  773. u16 idx;
  774. u8 page_mask;
  775. long dist;
  776. void __iomem *mmio = pe->mmio_base;
  777. struct pdc_host_priv *hpriv = pe->private_data;
  778. void __iomem *dimm_mmio = hpriv->dimm_mmio;
  779. /* hard-code chip #0 */
  780. mmio += PDC_CHIP0_OFS;
  781. page_mask = 0x00;
  782. window_size = 0x2000 * 4; /* 32K byte uchar size */
  783. idx = (u16) (offset / window_size);
  784. writel(0x01, mmio + PDC_GENERAL_CTLR);
  785. readl(mmio + PDC_GENERAL_CTLR);
  786. writel(((idx) << page_mask), mmio + PDC_DIMM_WINDOW_CTLR);
  787. readl(mmio + PDC_DIMM_WINDOW_CTLR);
  788. offset -= (idx * window_size);
  789. idx++;
  790. dist = ((long) (window_size - (offset + size))) >= 0 ? size :
  791. (long) (window_size - offset);
  792. memcpy_fromio((char *) psource, (char *) (dimm_mmio + offset / 4),
  793. dist);
  794. psource += dist;
  795. size -= dist;
  796. for (; (long) size >= (long) window_size ;) {
  797. writel(0x01, mmio + PDC_GENERAL_CTLR);
  798. readl(mmio + PDC_GENERAL_CTLR);
  799. writel(((idx) << page_mask), mmio + PDC_DIMM_WINDOW_CTLR);
  800. readl(mmio + PDC_DIMM_WINDOW_CTLR);
  801. memcpy_fromio((char *) psource, (char *) (dimm_mmio),
  802. window_size / 4);
  803. psource += window_size;
  804. size -= window_size;
  805. idx ++;
  806. }
  807. if (size) {
  808. writel(0x01, mmio + PDC_GENERAL_CTLR);
  809. readl(mmio + PDC_GENERAL_CTLR);
  810. writel(((idx) << page_mask), mmio + PDC_DIMM_WINDOW_CTLR);
  811. readl(mmio + PDC_DIMM_WINDOW_CTLR);
  812. memcpy_fromio((char *) psource, (char *) (dimm_mmio),
  813. size / 4);
  814. }
  815. }
  816. #endif
  817. static void pdc20621_put_to_dimm(struct ata_probe_ent *pe, void *psource,
  818. u32 offset, u32 size)
  819. {
  820. u32 window_size;
  821. u16 idx;
  822. u8 page_mask;
  823. long dist;
  824. void __iomem *mmio = pe->mmio_base;
  825. struct pdc_host_priv *hpriv = pe->private_data;
  826. void __iomem *dimm_mmio = hpriv->dimm_mmio;
  827. /* hard-code chip #0 */
  828. mmio += PDC_CHIP0_OFS;
  829. page_mask = 0x00;
  830. window_size = 0x2000 * 4; /* 32K byte uchar size */
  831. idx = (u16) (offset / window_size);
  832. writel(((idx) << page_mask), mmio + PDC_DIMM_WINDOW_CTLR);
  833. readl(mmio + PDC_DIMM_WINDOW_CTLR);
  834. offset -= (idx * window_size);
  835. idx++;
  836. dist = ((long)(s32)(window_size - (offset + size))) >= 0 ? size :
  837. (long) (window_size - offset);
  838. memcpy_toio(dimm_mmio + offset / 4, psource, dist);
  839. writel(0x01, mmio + PDC_GENERAL_CTLR);
  840. readl(mmio + PDC_GENERAL_CTLR);
  841. psource += dist;
  842. size -= dist;
  843. for (; (long) size >= (long) window_size ;) {
  844. writel(((idx) << page_mask), mmio + PDC_DIMM_WINDOW_CTLR);
  845. readl(mmio + PDC_DIMM_WINDOW_CTLR);
  846. memcpy_toio(dimm_mmio, psource, window_size / 4);
  847. writel(0x01, mmio + PDC_GENERAL_CTLR);
  848. readl(mmio + PDC_GENERAL_CTLR);
  849. psource += window_size;
  850. size -= window_size;
  851. idx ++;
  852. }
  853. if (size) {
  854. writel(((idx) << page_mask), mmio + PDC_DIMM_WINDOW_CTLR);
  855. readl(mmio + PDC_DIMM_WINDOW_CTLR);
  856. memcpy_toio(dimm_mmio, psource, size / 4);
  857. writel(0x01, mmio + PDC_GENERAL_CTLR);
  858. readl(mmio + PDC_GENERAL_CTLR);
  859. }
  860. }
  861. static unsigned int pdc20621_i2c_read(struct ata_probe_ent *pe, u32 device,
  862. u32 subaddr, u32 *pdata)
  863. {
  864. void __iomem *mmio = pe->mmio_base;
  865. u32 i2creg = 0;
  866. u32 status;
  867. u32 count =0;
  868. /* hard-code chip #0 */
  869. mmio += PDC_CHIP0_OFS;
  870. i2creg |= device << 24;
  871. i2creg |= subaddr << 16;
  872. /* Set the device and subaddress */
  873. writel(i2creg, mmio + PDC_I2C_ADDR_DATA_OFFSET);
  874. readl(mmio + PDC_I2C_ADDR_DATA_OFFSET);
  875. /* Write Control to perform read operation, mask int */
  876. writel(PDC_I2C_READ | PDC_I2C_START | PDC_I2C_MASK_INT,
  877. mmio + PDC_I2C_CONTROL_OFFSET);
  878. for (count = 0; count <= 1000; count ++) {
  879. status = readl(mmio + PDC_I2C_CONTROL_OFFSET);
  880. if (status & PDC_I2C_COMPLETE) {
  881. status = readl(mmio + PDC_I2C_ADDR_DATA_OFFSET);
  882. break;
  883. } else if (count == 1000)
  884. return 0;
  885. }
  886. *pdata = (status >> 8) & 0x000000ff;
  887. return 1;
  888. }
  889. static int pdc20621_detect_dimm(struct ata_probe_ent *pe)
  890. {
  891. u32 data=0 ;
  892. if (pdc20621_i2c_read(pe, PDC_DIMM0_SPD_DEV_ADDRESS,
  893. PDC_DIMM_SPD_SYSTEM_FREQ, &data)) {
  894. if (data == 100)
  895. return 100;
  896. } else
  897. return 0;
  898. if (pdc20621_i2c_read(pe, PDC_DIMM0_SPD_DEV_ADDRESS, 9, &data)) {
  899. if(data <= 0x75)
  900. return 133;
  901. } else
  902. return 0;
  903. return 0;
  904. }
  905. static int pdc20621_prog_dimm0(struct ata_probe_ent *pe)
  906. {
  907. u32 spd0[50];
  908. u32 data = 0;
  909. int size, i;
  910. u8 bdimmsize;
  911. void __iomem *mmio = pe->mmio_base;
  912. static const struct {
  913. unsigned int reg;
  914. unsigned int ofs;
  915. } pdc_i2c_read_data [] = {
  916. { PDC_DIMM_SPD_TYPE, 11 },
  917. { PDC_DIMM_SPD_FRESH_RATE, 12 },
  918. { PDC_DIMM_SPD_COLUMN_NUM, 4 },
  919. { PDC_DIMM_SPD_ATTRIBUTE, 21 },
  920. { PDC_DIMM_SPD_ROW_NUM, 3 },
  921. { PDC_DIMM_SPD_BANK_NUM, 17 },
  922. { PDC_DIMM_SPD_MODULE_ROW, 5 },
  923. { PDC_DIMM_SPD_ROW_PRE_CHARGE, 27 },
  924. { PDC_DIMM_SPD_ROW_ACTIVE_DELAY, 28 },
  925. { PDC_DIMM_SPD_RAS_CAS_DELAY, 29 },
  926. { PDC_DIMM_SPD_ACTIVE_PRECHARGE, 30 },
  927. { PDC_DIMM_SPD_CAS_LATENCY, 18 },
  928. };
  929. /* hard-code chip #0 */
  930. mmio += PDC_CHIP0_OFS;
  931. for(i=0; i<ARRAY_SIZE(pdc_i2c_read_data); i++)
  932. pdc20621_i2c_read(pe, PDC_DIMM0_SPD_DEV_ADDRESS,
  933. pdc_i2c_read_data[i].reg,
  934. &spd0[pdc_i2c_read_data[i].ofs]);
  935. data |= (spd0[4] - 8) | ((spd0[21] != 0) << 3) | ((spd0[3]-11) << 4);
  936. data |= ((spd0[17] / 4) << 6) | ((spd0[5] / 2) << 7) |
  937. ((((spd0[27] + 9) / 10) - 1) << 8) ;
  938. data |= (((((spd0[29] > spd0[28])
  939. ? spd0[29] : spd0[28]) + 9) / 10) - 1) << 10;
  940. data |= ((spd0[30] - spd0[29] + 9) / 10 - 2) << 12;
  941. if (spd0[18] & 0x08)
  942. data |= ((0x03) << 14);
  943. else if (spd0[18] & 0x04)
  944. data |= ((0x02) << 14);
  945. else if (spd0[18] & 0x01)
  946. data |= ((0x01) << 14);
  947. else
  948. data |= (0 << 14);
  949. /*
  950. Calculate the size of bDIMMSize (power of 2) and
  951. merge the DIMM size by program start/end address.
  952. */
  953. bdimmsize = spd0[4] + (spd0[5] / 2) + spd0[3] + (spd0[17] / 2) + 3;
  954. size = (1 << bdimmsize) >> 20; /* size = xxx(MB) */
  955. data |= (((size / 16) - 1) << 16);
  956. data |= (0 << 23);
  957. data |= 8;
  958. writel(data, mmio + PDC_DIMM0_CONTROL_OFFSET);
  959. readl(mmio + PDC_DIMM0_CONTROL_OFFSET);
  960. return size;
  961. }
  962. static unsigned int pdc20621_prog_dimm_global(struct ata_probe_ent *pe)
  963. {
  964. u32 data, spd0;
  965. int error, i;
  966. void __iomem *mmio = pe->mmio_base;
  967. /* hard-code chip #0 */
  968. mmio += PDC_CHIP0_OFS;
  969. /*
  970. Set To Default : DIMM Module Global Control Register (0x022259F1)
  971. DIMM Arbitration Disable (bit 20)
  972. DIMM Data/Control Output Driving Selection (bit12 - bit15)
  973. Refresh Enable (bit 17)
  974. */
  975. data = 0x022259F1;
  976. writel(data, mmio + PDC_SDRAM_CONTROL_OFFSET);
  977. readl(mmio + PDC_SDRAM_CONTROL_OFFSET);
  978. /* Turn on for ECC */
  979. pdc20621_i2c_read(pe, PDC_DIMM0_SPD_DEV_ADDRESS,
  980. PDC_DIMM_SPD_TYPE, &spd0);
  981. if (spd0 == 0x02) {
  982. data |= (0x01 << 16);
  983. writel(data, mmio + PDC_SDRAM_CONTROL_OFFSET);
  984. readl(mmio + PDC_SDRAM_CONTROL_OFFSET);
  985. printk(KERN_ERR "Local DIMM ECC Enabled\n");
  986. }
  987. /* DIMM Initialization Select/Enable (bit 18/19) */
  988. data &= (~(1<<18));
  989. data |= (1<<19);
  990. writel(data, mmio + PDC_SDRAM_CONTROL_OFFSET);
  991. error = 1;
  992. for (i = 1; i <= 10; i++) { /* polling ~5 secs */
  993. data = readl(mmio + PDC_SDRAM_CONTROL_OFFSET);
  994. if (!(data & (1<<19))) {
  995. error = 0;
  996. break;
  997. }
  998. msleep(i*100);
  999. }
  1000. return error;
  1001. }
  1002. static unsigned int pdc20621_dimm_init(struct ata_probe_ent *pe)
  1003. {
  1004. int speed, size, length;
  1005. u32 addr,spd0,pci_status;
  1006. u32 tmp=0;
  1007. u32 time_period=0;
  1008. u32 tcount=0;
  1009. u32 ticks=0;
  1010. u32 clock=0;
  1011. u32 fparam=0;
  1012. void __iomem *mmio = pe->mmio_base;
  1013. /* hard-code chip #0 */
  1014. mmio += PDC_CHIP0_OFS;
  1015. /* Initialize PLL based upon PCI Bus Frequency */
  1016. /* Initialize Time Period Register */
  1017. writel(0xffffffff, mmio + PDC_TIME_PERIOD);
  1018. time_period = readl(mmio + PDC_TIME_PERIOD);
  1019. VPRINTK("Time Period Register (0x40): 0x%x\n", time_period);
  1020. /* Enable timer */
  1021. writel(0x00001a0, mmio + PDC_TIME_CONTROL);
  1022. readl(mmio + PDC_TIME_CONTROL);
  1023. /* Wait 3 seconds */
  1024. msleep(3000);
  1025. /*
  1026. When timer is enabled, counter is decreased every internal
  1027. clock cycle.
  1028. */
  1029. tcount = readl(mmio + PDC_TIME_COUNTER);
  1030. VPRINTK("Time Counter Register (0x44): 0x%x\n", tcount);
  1031. /*
  1032. If SX4 is on PCI-X bus, after 3 seconds, the timer counter
  1033. register should be >= (0xffffffff - 3x10^8).
  1034. */
  1035. if(tcount >= PCI_X_TCOUNT) {
  1036. ticks = (time_period - tcount);
  1037. VPRINTK("Num counters 0x%x (%d)\n", ticks, ticks);
  1038. clock = (ticks / 300000);
  1039. VPRINTK("10 * Internal clk = 0x%x (%d)\n", clock, clock);
  1040. clock = (clock * 33);
  1041. VPRINTK("10 * Internal clk * 33 = 0x%x (%d)\n", clock, clock);
  1042. /* PLL F Param (bit 22:16) */
  1043. fparam = (1400000 / clock) - 2;
  1044. VPRINTK("PLL F Param: 0x%x (%d)\n", fparam, fparam);
  1045. /* OD param = 0x2 (bit 31:30), R param = 0x5 (bit 29:25) */
  1046. pci_status = (0x8a001824 | (fparam << 16));
  1047. } else
  1048. pci_status = PCI_PLL_INIT;
  1049. /* Initialize PLL. */
  1050. VPRINTK("pci_status: 0x%x\n", pci_status);
  1051. writel(pci_status, mmio + PDC_CTL_STATUS);
  1052. readl(mmio + PDC_CTL_STATUS);
  1053. /*
  1054. Read SPD of DIMM by I2C interface,
  1055. and program the DIMM Module Controller.
  1056. */
  1057. if (!(speed = pdc20621_detect_dimm(pe))) {
  1058. printk(KERN_ERR "Detect Local DIMM Fail\n");
  1059. return 1; /* DIMM error */
  1060. }
  1061. VPRINTK("Local DIMM Speed = %d\n", speed);
  1062. /* Programming DIMM0 Module Control Register (index_CID0:80h) */
  1063. size = pdc20621_prog_dimm0(pe);
  1064. VPRINTK("Local DIMM Size = %dMB\n",size);
  1065. /* Programming DIMM Module Global Control Register (index_CID0:88h) */
  1066. if (pdc20621_prog_dimm_global(pe)) {
  1067. printk(KERN_ERR "Programming DIMM Module Global Control Register Fail\n");
  1068. return 1;
  1069. }
  1070. #ifdef ATA_VERBOSE_DEBUG
  1071. {
  1072. u8 test_parttern1[40] = {0x55,0xAA,'P','r','o','m','i','s','e',' ',
  1073. 'N','o','t',' ','Y','e','t',' ','D','e','f','i','n','e','d',' ',
  1074. '1','.','1','0',
  1075. '9','8','0','3','1','6','1','2',0,0};
  1076. u8 test_parttern2[40] = {0};
  1077. pdc20621_put_to_dimm(pe, (void *) test_parttern2, 0x10040, 40);
  1078. pdc20621_put_to_dimm(pe, (void *) test_parttern2, 0x40, 40);
  1079. pdc20621_put_to_dimm(pe, (void *) test_parttern1, 0x10040, 40);
  1080. pdc20621_get_from_dimm(pe, (void *) test_parttern2, 0x40, 40);
  1081. printk(KERN_ERR "%x, %x, %s\n", test_parttern2[0],
  1082. test_parttern2[1], &(test_parttern2[2]));
  1083. pdc20621_get_from_dimm(pe, (void *) test_parttern2, 0x10040,
  1084. 40);
  1085. printk(KERN_ERR "%x, %x, %s\n", test_parttern2[0],
  1086. test_parttern2[1], &(test_parttern2[2]));
  1087. pdc20621_put_to_dimm(pe, (void *) test_parttern1, 0x40, 40);
  1088. pdc20621_get_from_dimm(pe, (void *) test_parttern2, 0x40, 40);
  1089. printk(KERN_ERR "%x, %x, %s\n", test_parttern2[0],
  1090. test_parttern2[1], &(test_parttern2[2]));
  1091. }
  1092. #endif
  1093. /* ECC initiliazation. */
  1094. pdc20621_i2c_read(pe, PDC_DIMM0_SPD_DEV_ADDRESS,
  1095. PDC_DIMM_SPD_TYPE, &spd0);
  1096. if (spd0 == 0x02) {
  1097. VPRINTK("Start ECC initialization\n");
  1098. addr = 0;
  1099. length = size * 1024 * 1024;
  1100. while (addr < length) {
  1101. pdc20621_put_to_dimm(pe, (void *) &tmp, addr,
  1102. sizeof(u32));
  1103. addr += sizeof(u32);
  1104. }
  1105. VPRINTK("Finish ECC initialization\n");
  1106. }
  1107. return 0;
  1108. }
  1109. static void pdc_20621_init(struct ata_probe_ent *pe)
  1110. {
  1111. u32 tmp;
  1112. void __iomem *mmio = pe->mmio_base;
  1113. /* hard-code chip #0 */
  1114. mmio += PDC_CHIP0_OFS;
  1115. /*
  1116. * Select page 0x40 for our 32k DIMM window
  1117. */
  1118. tmp = readl(mmio + PDC_20621_DIMM_WINDOW) & 0xffff0000;
  1119. tmp |= PDC_PAGE_WINDOW; /* page 40h; arbitrarily selected */
  1120. writel(tmp, mmio + PDC_20621_DIMM_WINDOW);
  1121. /*
  1122. * Reset Host DMA
  1123. */
  1124. tmp = readl(mmio + PDC_HDMA_CTLSTAT);
  1125. tmp |= PDC_RESET;
  1126. writel(tmp, mmio + PDC_HDMA_CTLSTAT);
  1127. readl(mmio + PDC_HDMA_CTLSTAT); /* flush */
  1128. udelay(10);
  1129. tmp = readl(mmio + PDC_HDMA_CTLSTAT);
  1130. tmp &= ~PDC_RESET;
  1131. writel(tmp, mmio + PDC_HDMA_CTLSTAT);
  1132. readl(mmio + PDC_HDMA_CTLSTAT); /* flush */
  1133. }
  1134. static int pdc_sata_init_one (struct pci_dev *pdev, const struct pci_device_id *ent)
  1135. {
  1136. static int printed_version;
  1137. struct ata_probe_ent *probe_ent = NULL;
  1138. unsigned long base;
  1139. void __iomem *mmio_base;
  1140. void __iomem *dimm_mmio = NULL;
  1141. struct pdc_host_priv *hpriv = NULL;
  1142. unsigned int board_idx = (unsigned int) ent->driver_data;
  1143. int pci_dev_busy = 0;
  1144. int rc;
  1145. if (!printed_version++)
  1146. dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
  1147. rc = pci_enable_device(pdev);
  1148. if (rc)
  1149. return rc;
  1150. rc = pci_request_regions(pdev, DRV_NAME);
  1151. if (rc) {
  1152. pci_dev_busy = 1;
  1153. goto err_out;
  1154. }
  1155. rc = pci_set_dma_mask(pdev, ATA_DMA_MASK);
  1156. if (rc)
  1157. goto err_out_regions;
  1158. rc = pci_set_consistent_dma_mask(pdev, ATA_DMA_MASK);
  1159. if (rc)
  1160. goto err_out_regions;
  1161. probe_ent = kmalloc(sizeof(*probe_ent), GFP_KERNEL);
  1162. if (probe_ent == NULL) {
  1163. rc = -ENOMEM;
  1164. goto err_out_regions;
  1165. }
  1166. memset(probe_ent, 0, sizeof(*probe_ent));
  1167. probe_ent->dev = pci_dev_to_dev(pdev);
  1168. INIT_LIST_HEAD(&probe_ent->node);
  1169. mmio_base = pci_iomap(pdev, 3, 0);
  1170. if (mmio_base == NULL) {
  1171. rc = -ENOMEM;
  1172. goto err_out_free_ent;
  1173. }
  1174. base = (unsigned long) mmio_base;
  1175. hpriv = kmalloc(sizeof(*hpriv), GFP_KERNEL);
  1176. if (!hpriv) {
  1177. rc = -ENOMEM;
  1178. goto err_out_iounmap;
  1179. }
  1180. memset(hpriv, 0, sizeof(*hpriv));
  1181. dimm_mmio = pci_iomap(pdev, 4, 0);
  1182. if (!dimm_mmio) {
  1183. kfree(hpriv);
  1184. rc = -ENOMEM;
  1185. goto err_out_iounmap;
  1186. }
  1187. hpriv->dimm_mmio = dimm_mmio;
  1188. probe_ent->sht = pdc_port_info[board_idx].sht;
  1189. probe_ent->port_flags = pdc_port_info[board_idx].flags;
  1190. probe_ent->pio_mask = pdc_port_info[board_idx].pio_mask;
  1191. probe_ent->mwdma_mask = pdc_port_info[board_idx].mwdma_mask;
  1192. probe_ent->udma_mask = pdc_port_info[board_idx].udma_mask;
  1193. probe_ent->port_ops = pdc_port_info[board_idx].port_ops;
  1194. probe_ent->irq = pdev->irq;
  1195. probe_ent->irq_flags = IRQF_SHARED;
  1196. probe_ent->mmio_base = mmio_base;
  1197. probe_ent->private_data = hpriv;
  1198. base += PDC_CHIP0_OFS;
  1199. probe_ent->n_ports = 4;
  1200. pdc_sata_setup_port(&probe_ent->port[0], base + 0x200);
  1201. pdc_sata_setup_port(&probe_ent->port[1], base + 0x280);
  1202. pdc_sata_setup_port(&probe_ent->port[2], base + 0x300);
  1203. pdc_sata_setup_port(&probe_ent->port[3], base + 0x380);
  1204. pci_set_master(pdev);
  1205. /* initialize adapter */
  1206. /* initialize local dimm */
  1207. if (pdc20621_dimm_init(probe_ent)) {
  1208. rc = -ENOMEM;
  1209. goto err_out_iounmap_dimm;
  1210. }
  1211. pdc_20621_init(probe_ent);
  1212. /* FIXME: check ata_device_add return value */
  1213. ata_device_add(probe_ent);
  1214. kfree(probe_ent);
  1215. return 0;
  1216. err_out_iounmap_dimm: /* only get to this label if 20621 */
  1217. kfree(hpriv);
  1218. pci_iounmap(pdev, dimm_mmio);
  1219. err_out_iounmap:
  1220. pci_iounmap(pdev, mmio_base);
  1221. err_out_free_ent:
  1222. kfree(probe_ent);
  1223. err_out_regions:
  1224. pci_release_regions(pdev);
  1225. err_out:
  1226. if (!pci_dev_busy)
  1227. pci_disable_device(pdev);
  1228. return rc;
  1229. }
  1230. static int __init pdc_sata_init(void)
  1231. {
  1232. return pci_register_driver(&pdc_sata_pci_driver);
  1233. }
  1234. static void __exit pdc_sata_exit(void)
  1235. {
  1236. pci_unregister_driver(&pdc_sata_pci_driver);
  1237. }
  1238. MODULE_AUTHOR("Jeff Garzik");
  1239. MODULE_DESCRIPTION("Promise SATA low-level driver");
  1240. MODULE_LICENSE("GPL");
  1241. MODULE_DEVICE_TABLE(pci, pdc_sata_pci_tbl);
  1242. MODULE_VERSION(DRV_VERSION);
  1243. module_init(pdc_sata_init);
  1244. module_exit(pdc_sata_exit);