pata_via.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568
  1. /*
  2. * pata_via.c - VIA PATA for new ATA layer
  3. * (C) 2005-2006 Red Hat Inc
  4. * Alan Cox <alan@redhat.com>
  5. *
  6. * Documentation
  7. * Most chipset documentation available under NDA only
  8. *
  9. * VIA version guide
  10. * VIA VT82C561 - early design, uses ata_generic currently
  11. * VIA VT82C576 - MWDMA, 33Mhz
  12. * VIA VT82C586 - MWDMA, 33Mhz
  13. * VIA VT82C586a - Added UDMA to 33Mhz
  14. * VIA VT82C586b - UDMA33
  15. * VIA VT82C596a - Nonfunctional UDMA66
  16. * VIA VT82C596b - Working UDMA66
  17. * VIA VT82C686 - Nonfunctional UDMA66
  18. * VIA VT82C686a - Working UDMA66
  19. * VIA VT82C686b - Updated to UDMA100
  20. * VIA VT8231 - UDMA100
  21. * VIA VT8233 - UDMA100
  22. * VIA VT8233a - UDMA133
  23. * VIA VT8233c - UDMA100
  24. * VIA VT8235 - UDMA133
  25. * VIA VT8237 - UDMA133
  26. *
  27. * Most registers remain compatible across chips. Others start reserved
  28. * and acquire sensible semantics if set to 1 (eg cable detect). A few
  29. * exceptions exist, notably around the FIFO settings.
  30. *
  31. * One additional quirk of the VIA design is that like ALi they use few
  32. * PCI IDs for a lot of chips.
  33. *
  34. * Based heavily on:
  35. *
  36. * Version 3.38
  37. *
  38. * VIA IDE driver for Linux. Supported southbridges:
  39. *
  40. * vt82c576, vt82c586, vt82c586a, vt82c586b, vt82c596a, vt82c596b,
  41. * vt82c686, vt82c686a, vt82c686b, vt8231, vt8233, vt8233c, vt8233a,
  42. * vt8235, vt8237
  43. *
  44. * Copyright (c) 2000-2002 Vojtech Pavlik
  45. *
  46. * Based on the work of:
  47. * Michel Aubry
  48. * Jeff Garzik
  49. * Andre Hedrick
  50. */
  51. #include <linux/kernel.h>
  52. #include <linux/module.h>
  53. #include <linux/pci.h>
  54. #include <linux/init.h>
  55. #include <linux/blkdev.h>
  56. #include <linux/delay.h>
  57. #include <scsi/scsi_host.h>
  58. #include <linux/libata.h>
  59. #define DRV_NAME "pata_via"
  60. #define DRV_VERSION "0.1.13"
  61. /*
  62. * The following comes directly from Vojtech Pavlik's ide/pci/via82cxxx
  63. * driver.
  64. */
  65. enum {
  66. VIA_UDMA = 0x007,
  67. VIA_UDMA_NONE = 0x000,
  68. VIA_UDMA_33 = 0x001,
  69. VIA_UDMA_66 = 0x002,
  70. VIA_UDMA_100 = 0x003,
  71. VIA_UDMA_133 = 0x004,
  72. VIA_BAD_PREQ = 0x010, /* Crashes if PREQ# till DDACK# set */
  73. VIA_BAD_CLK66 = 0x020, /* 66 MHz clock doesn't work correctly */
  74. VIA_SET_FIFO = 0x040, /* Needs to have FIFO split set */
  75. VIA_NO_UNMASK = 0x080, /* Doesn't work with IRQ unmasking on */
  76. VIA_BAD_ID = 0x100, /* Has wrong vendor ID (0x1107) */
  77. VIA_BAD_AST = 0x200, /* Don't touch Address Setup Timing */
  78. VIA_NO_ENABLES = 0x400, /* Has no enablebits */
  79. };
  80. /*
  81. * VIA SouthBridge chips.
  82. */
  83. static const struct via_isa_bridge {
  84. const char *name;
  85. u16 id;
  86. u8 rev_min;
  87. u8 rev_max;
  88. u16 flags;
  89. } via_isa_bridges[] = {
  90. { "cx700", PCI_DEVICE_ID_VIA_CX700, 0x00, 0x2f, VIA_UDMA_133 | VIA_BAD_AST },
  91. { "vt6410", PCI_DEVICE_ID_VIA_6410, 0x00, 0x2f, VIA_UDMA_133 | VIA_BAD_AST | VIA_NO_ENABLES},
  92. { "vt8237a", PCI_DEVICE_ID_VIA_8237A, 0x00, 0x2f, VIA_UDMA_133 | VIA_BAD_AST },
  93. { "vt8237", PCI_DEVICE_ID_VIA_8237, 0x00, 0x2f, VIA_UDMA_133 | VIA_BAD_AST },
  94. { "vt8235", PCI_DEVICE_ID_VIA_8235, 0x00, 0x2f, VIA_UDMA_133 | VIA_BAD_AST },
  95. { "vt8233a", PCI_DEVICE_ID_VIA_8233A, 0x00, 0x2f, VIA_UDMA_133 | VIA_BAD_AST },
  96. { "vt8233c", PCI_DEVICE_ID_VIA_8233C_0, 0x00, 0x2f, VIA_UDMA_100 },
  97. { "vt8233", PCI_DEVICE_ID_VIA_8233_0, 0x00, 0x2f, VIA_UDMA_100 },
  98. { "vt8231", PCI_DEVICE_ID_VIA_8231, 0x00, 0x2f, VIA_UDMA_100 },
  99. { "vt82c686b", PCI_DEVICE_ID_VIA_82C686, 0x40, 0x4f, VIA_UDMA_100 },
  100. { "vt82c686a", PCI_DEVICE_ID_VIA_82C686, 0x10, 0x2f, VIA_UDMA_66 },
  101. { "vt82c686", PCI_DEVICE_ID_VIA_82C686, 0x00, 0x0f, VIA_UDMA_33 | VIA_BAD_CLK66 },
  102. { "vt82c596b", PCI_DEVICE_ID_VIA_82C596, 0x10, 0x2f, VIA_UDMA_66 },
  103. { "vt82c596a", PCI_DEVICE_ID_VIA_82C596, 0x00, 0x0f, VIA_UDMA_33 | VIA_BAD_CLK66 },
  104. { "vt82c586b", PCI_DEVICE_ID_VIA_82C586_0, 0x47, 0x4f, VIA_UDMA_33 | VIA_SET_FIFO },
  105. { "vt82c586b", PCI_DEVICE_ID_VIA_82C586_0, 0x40, 0x46, VIA_UDMA_33 | VIA_SET_FIFO | VIA_BAD_PREQ },
  106. { "vt82c586b", PCI_DEVICE_ID_VIA_82C586_0, 0x30, 0x3f, VIA_UDMA_33 | VIA_SET_FIFO },
  107. { "vt82c586a", PCI_DEVICE_ID_VIA_82C586_0, 0x20, 0x2f, VIA_UDMA_33 | VIA_SET_FIFO },
  108. { "vt82c586", PCI_DEVICE_ID_VIA_82C586_0, 0x00, 0x0f, VIA_UDMA_NONE | VIA_SET_FIFO },
  109. { "vt82c576", PCI_DEVICE_ID_VIA_82C576, 0x00, 0x2f, VIA_UDMA_NONE | VIA_SET_FIFO | VIA_NO_UNMASK },
  110. { "vt82c576", PCI_DEVICE_ID_VIA_82C576, 0x00, 0x2f, VIA_UDMA_NONE | VIA_SET_FIFO | VIA_NO_UNMASK | VIA_BAD_ID },
  111. { NULL }
  112. };
  113. /**
  114. * via_cable_detect - cable detection
  115. * @ap: ATA port
  116. *
  117. * Perform cable detection. Actually for the VIA case the BIOS
  118. * already did this for us. We read the values provided by the
  119. * BIOS. If you are using an 8235 in a non-PC configuration you
  120. * may need to update this code.
  121. *
  122. * Hotplug also impacts on this.
  123. */
  124. static int via_cable_detect(struct ata_port *ap) {
  125. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  126. u32 ata66;
  127. pci_read_config_dword(pdev, 0x50, &ata66);
  128. /* Check both the drive cable reporting bits, we might not have
  129. two drives */
  130. if (ata66 & (0x10100000 >> (16 * ap->port_no)))
  131. return ATA_CBL_PATA80;
  132. else
  133. return ATA_CBL_PATA40;
  134. }
  135. static int via_pre_reset(struct ata_port *ap)
  136. {
  137. const struct via_isa_bridge *config = ap->host->private_data;
  138. if (!(config->flags & VIA_NO_ENABLES)) {
  139. static const struct pci_bits via_enable_bits[] = {
  140. { 0x40, 1, 0x02, 0x02 },
  141. { 0x40, 1, 0x01, 0x01 }
  142. };
  143. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  144. if (!pci_test_config_bits(pdev, &via_enable_bits[ap->port_no])) {
  145. ata_port_disable(ap);
  146. printk(KERN_INFO "ata%u: port disabled. ignoring.\n", ap->id);
  147. return 0;
  148. }
  149. }
  150. if ((config->flags & VIA_UDMA) >= VIA_UDMA_66)
  151. ap->cbl = via_cable_detect(ap);
  152. else
  153. ap->cbl = ATA_CBL_PATA40;
  154. return ata_std_prereset(ap);
  155. }
  156. /**
  157. * via_error_handler - reset for VIA chips
  158. * @ap: ATA port
  159. *
  160. * Handle the reset callback for the later chips with cable detect
  161. */
  162. static void via_error_handler(struct ata_port *ap)
  163. {
  164. ata_bmdma_drive_eh(ap, via_pre_reset, ata_std_softreset, NULL, ata_std_postreset);
  165. }
  166. /**
  167. * via_do_set_mode - set initial PIO mode data
  168. * @ap: ATA interface
  169. * @adev: ATA device
  170. * @mode: ATA mode being programmed
  171. * @tdiv: Clocks per PCI clock
  172. * @set_ast: Set to program address setup
  173. * @udma_type: UDMA mode/format of registers
  174. *
  175. * Program the VIA registers for DMA and PIO modes. Uses the ata timing
  176. * support in order to compute modes.
  177. *
  178. * FIXME: Hotplug will require we serialize multiple mode changes
  179. * on the two channels.
  180. */
  181. static void via_do_set_mode(struct ata_port *ap, struct ata_device *adev, int mode, int tdiv, int set_ast, int udma_type)
  182. {
  183. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  184. struct ata_device *peer = ata_dev_pair(adev);
  185. struct ata_timing t, p;
  186. static int via_clock = 33333; /* Bus clock in kHZ - ought to be tunable one day */
  187. unsigned long T = 1000000000 / via_clock;
  188. unsigned long UT = T/tdiv;
  189. int ut;
  190. int offset = 3 - (2*ap->port_no) - adev->devno;
  191. /* Calculate the timing values we require */
  192. ata_timing_compute(adev, mode, &t, T, UT);
  193. /* We share 8bit timing so we must merge the constraints */
  194. if (peer) {
  195. if (peer->pio_mode) {
  196. ata_timing_compute(peer, peer->pio_mode, &p, T, UT);
  197. ata_timing_merge(&p, &t, &t, ATA_TIMING_8BIT);
  198. }
  199. }
  200. /* Address setup is programmable but breaks on UDMA133 setups */
  201. if (set_ast) {
  202. u8 setup; /* 2 bits per drive */
  203. int shift = 2 * offset;
  204. pci_read_config_byte(pdev, 0x4C, &setup);
  205. setup &= ~(3 << shift);
  206. setup |= FIT(t.setup, 1, 4) << shift; /* 1,4 or 1,4 - 1 FIXME */
  207. pci_write_config_byte(pdev, 0x4C, setup);
  208. }
  209. /* Load the PIO mode bits */
  210. pci_write_config_byte(pdev, 0x4F - ap->port_no,
  211. ((FIT(t.act8b, 1, 16) - 1) << 4) | (FIT(t.rec8b, 1, 16) - 1));
  212. pci_write_config_byte(pdev, 0x48 + offset,
  213. ((FIT(t.active, 1, 16) - 1) << 4) | (FIT(t.recover, 1, 16) - 1));
  214. /* Load the UDMA bits according to type */
  215. switch(udma_type) {
  216. default:
  217. /* BUG() ? */
  218. /* fall through */
  219. case 33:
  220. ut = t.udma ? (0xe0 | (FIT(t.udma, 2, 5) - 2)) : 0x03;
  221. break;
  222. case 66:
  223. ut = t.udma ? (0xe8 | (FIT(t.udma, 2, 9) - 2)) : 0x0f;
  224. break;
  225. case 100:
  226. ut = t.udma ? (0xe0 | (FIT(t.udma, 2, 9) - 2)) : 0x07;
  227. break;
  228. case 133:
  229. ut = t.udma ? (0xe0 | (FIT(t.udma, 2, 9) - 2)) : 0x07;
  230. break;
  231. }
  232. /* Set UDMA unless device is not UDMA capable */
  233. if (udma_type)
  234. pci_write_config_byte(pdev, 0x50 + offset, ut);
  235. }
  236. static void via_set_piomode(struct ata_port *ap, struct ata_device *adev)
  237. {
  238. const struct via_isa_bridge *config = ap->host->private_data;
  239. int set_ast = (config->flags & VIA_BAD_AST) ? 0 : 1;
  240. int mode = config->flags & VIA_UDMA;
  241. static u8 tclock[5] = { 1, 1, 2, 3, 4 };
  242. static u8 udma[5] = { 0, 33, 66, 100, 133 };
  243. via_do_set_mode(ap, adev, adev->pio_mode, tclock[mode], set_ast, udma[mode]);
  244. }
  245. static void via_set_dmamode(struct ata_port *ap, struct ata_device *adev)
  246. {
  247. const struct via_isa_bridge *config = ap->host->private_data;
  248. int set_ast = (config->flags & VIA_BAD_AST) ? 0 : 1;
  249. int mode = config->flags & VIA_UDMA;
  250. static u8 tclock[5] = { 1, 1, 2, 3, 4 };
  251. static u8 udma[5] = { 0, 33, 66, 100, 133 };
  252. via_do_set_mode(ap, adev, adev->dma_mode, tclock[mode], set_ast, udma[mode]);
  253. }
  254. static struct scsi_host_template via_sht = {
  255. .module = THIS_MODULE,
  256. .name = DRV_NAME,
  257. .ioctl = ata_scsi_ioctl,
  258. .queuecommand = ata_scsi_queuecmd,
  259. .can_queue = ATA_DEF_QUEUE,
  260. .this_id = ATA_SHT_THIS_ID,
  261. .sg_tablesize = LIBATA_MAX_PRD,
  262. .max_sectors = ATA_MAX_SECTORS,
  263. .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
  264. .emulated = ATA_SHT_EMULATED,
  265. .use_clustering = ATA_SHT_USE_CLUSTERING,
  266. .proc_name = DRV_NAME,
  267. .dma_boundary = ATA_DMA_BOUNDARY,
  268. .slave_configure = ata_scsi_slave_config,
  269. .bios_param = ata_std_bios_param,
  270. };
  271. static struct ata_port_operations via_port_ops = {
  272. .port_disable = ata_port_disable,
  273. .set_piomode = via_set_piomode,
  274. .set_dmamode = via_set_dmamode,
  275. .mode_filter = ata_pci_default_filter,
  276. .tf_load = ata_tf_load,
  277. .tf_read = ata_tf_read,
  278. .check_status = ata_check_status,
  279. .exec_command = ata_exec_command,
  280. .dev_select = ata_std_dev_select,
  281. .freeze = ata_bmdma_freeze,
  282. .thaw = ata_bmdma_thaw,
  283. .error_handler = via_error_handler,
  284. .post_internal_cmd = ata_bmdma_post_internal_cmd,
  285. .bmdma_setup = ata_bmdma_setup,
  286. .bmdma_start = ata_bmdma_start,
  287. .bmdma_stop = ata_bmdma_stop,
  288. .bmdma_status = ata_bmdma_status,
  289. .qc_prep = ata_qc_prep,
  290. .qc_issue = ata_qc_issue_prot,
  291. .eng_timeout = ata_eng_timeout,
  292. .data_xfer = ata_pio_data_xfer,
  293. .irq_handler = ata_interrupt,
  294. .irq_clear = ata_bmdma_irq_clear,
  295. .port_start = ata_port_start,
  296. .port_stop = ata_port_stop,
  297. .host_stop = ata_host_stop
  298. };
  299. static struct ata_port_operations via_port_ops_noirq = {
  300. .port_disable = ata_port_disable,
  301. .set_piomode = via_set_piomode,
  302. .set_dmamode = via_set_dmamode,
  303. .mode_filter = ata_pci_default_filter,
  304. .tf_load = ata_tf_load,
  305. .tf_read = ata_tf_read,
  306. .check_status = ata_check_status,
  307. .exec_command = ata_exec_command,
  308. .dev_select = ata_std_dev_select,
  309. .freeze = ata_bmdma_freeze,
  310. .thaw = ata_bmdma_thaw,
  311. .error_handler = via_error_handler,
  312. .post_internal_cmd = ata_bmdma_post_internal_cmd,
  313. .bmdma_setup = ata_bmdma_setup,
  314. .bmdma_start = ata_bmdma_start,
  315. .bmdma_stop = ata_bmdma_stop,
  316. .bmdma_status = ata_bmdma_status,
  317. .qc_prep = ata_qc_prep,
  318. .qc_issue = ata_qc_issue_prot,
  319. .eng_timeout = ata_eng_timeout,
  320. .data_xfer = ata_pio_data_xfer_noirq,
  321. .irq_handler = ata_interrupt,
  322. .irq_clear = ata_bmdma_irq_clear,
  323. .port_start = ata_port_start,
  324. .port_stop = ata_port_stop,
  325. .host_stop = ata_host_stop
  326. };
  327. /**
  328. * via_init_one - discovery callback
  329. * @pdev: PCI device ID
  330. * @id: PCI table info
  331. *
  332. * A VIA IDE interface has been discovered. Figure out what revision
  333. * and perform configuration work before handing it to the ATA layer
  334. */
  335. static int via_init_one(struct pci_dev *pdev, const struct pci_device_id *id)
  336. {
  337. /* Early VIA without UDMA support */
  338. static struct ata_port_info via_mwdma_info = {
  339. .sht = &via_sht,
  340. .flags = ATA_FLAG_SLAVE_POSS | ATA_FLAG_SRST,
  341. .pio_mask = 0x1f,
  342. .mwdma_mask = 0x07,
  343. .port_ops = &via_port_ops
  344. };
  345. /* Ditto with IRQ masking required */
  346. static struct ata_port_info via_mwdma_info_borked = {
  347. .sht = &via_sht,
  348. .flags = ATA_FLAG_SLAVE_POSS | ATA_FLAG_SRST,
  349. .pio_mask = 0x1f,
  350. .mwdma_mask = 0x07,
  351. .port_ops = &via_port_ops_noirq,
  352. };
  353. /* VIA UDMA 33 devices (and borked 66) */
  354. static struct ata_port_info via_udma33_info = {
  355. .sht = &via_sht,
  356. .flags = ATA_FLAG_SLAVE_POSS | ATA_FLAG_SRST,
  357. .pio_mask = 0x1f,
  358. .mwdma_mask = 0x07,
  359. .udma_mask = 0x7,
  360. .port_ops = &via_port_ops
  361. };
  362. /* VIA UDMA 66 devices */
  363. static struct ata_port_info via_udma66_info = {
  364. .sht = &via_sht,
  365. .flags = ATA_FLAG_SLAVE_POSS | ATA_FLAG_SRST,
  366. .pio_mask = 0x1f,
  367. .mwdma_mask = 0x07,
  368. .udma_mask = 0x1f,
  369. .port_ops = &via_port_ops
  370. };
  371. /* VIA UDMA 100 devices */
  372. static struct ata_port_info via_udma100_info = {
  373. .sht = &via_sht,
  374. .flags = ATA_FLAG_SLAVE_POSS | ATA_FLAG_SRST,
  375. .pio_mask = 0x1f,
  376. .mwdma_mask = 0x07,
  377. .udma_mask = 0x3f,
  378. .port_ops = &via_port_ops
  379. };
  380. /* UDMA133 with bad AST (All current 133) */
  381. static struct ata_port_info via_udma133_info = {
  382. .sht = &via_sht,
  383. .flags = ATA_FLAG_SLAVE_POSS | ATA_FLAG_SRST,
  384. .pio_mask = 0x1f,
  385. .mwdma_mask = 0x07,
  386. .udma_mask = 0x7f, /* FIXME: should check north bridge */
  387. .port_ops = &via_port_ops
  388. };
  389. struct ata_port_info *port_info[2], *type;
  390. struct pci_dev *isa = NULL;
  391. const struct via_isa_bridge *config;
  392. static int printed_version;
  393. u8 t;
  394. u8 enable;
  395. u32 timing;
  396. if (!printed_version++)
  397. dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
  398. /* To find out how the IDE will behave and what features we
  399. actually have to look at the bridge not the IDE controller */
  400. for (config = via_isa_bridges; config->id; config++)
  401. if ((isa = pci_get_device(PCI_VENDOR_ID_VIA +
  402. !!(config->flags & VIA_BAD_ID),
  403. config->id, NULL))) {
  404. pci_read_config_byte(isa, PCI_REVISION_ID, &t);
  405. if (t >= config->rev_min &&
  406. t <= config->rev_max)
  407. break;
  408. pci_dev_put(isa);
  409. }
  410. if (!config->id) {
  411. printk(KERN_WARNING "via: Unknown VIA SouthBridge, disabling.\n");
  412. return -ENODEV;
  413. }
  414. pci_dev_put(isa);
  415. /* 0x40 low bits indicate enabled channels */
  416. pci_read_config_byte(pdev, 0x40 , &enable);
  417. enable &= 3;
  418. if (enable == 0) {
  419. return -ENODEV;
  420. }
  421. /* Initialise the FIFO for the enabled channels. */
  422. if (config->flags & VIA_SET_FIFO) {
  423. u8 fifo_setting[4] = {0x00, 0x60, 0x00, 0x20};
  424. u8 fifo;
  425. pci_read_config_byte(pdev, 0x43, &fifo);
  426. /* Clear PREQ# until DDACK# for errata */
  427. if (config->flags & VIA_BAD_PREQ)
  428. fifo &= 0x7F;
  429. else
  430. fifo &= 0x9f;
  431. /* Turn on FIFO for enabled channels */
  432. fifo |= fifo_setting[enable];
  433. pci_write_config_byte(pdev, 0x43, fifo);
  434. }
  435. /* Clock set up */
  436. switch(config->flags & VIA_UDMA) {
  437. case VIA_UDMA_NONE:
  438. if (config->flags & VIA_NO_UNMASK)
  439. type = &via_mwdma_info_borked;
  440. else
  441. type = &via_mwdma_info;
  442. break;
  443. case VIA_UDMA_33:
  444. type = &via_udma33_info;
  445. break;
  446. case VIA_UDMA_66:
  447. type = &via_udma66_info;
  448. /* The 66 MHz devices require we enable the clock */
  449. pci_read_config_dword(pdev, 0x50, &timing);
  450. timing |= 0x80008;
  451. pci_write_config_dword(pdev, 0x50, timing);
  452. break;
  453. case VIA_UDMA_100:
  454. type = &via_udma100_info;
  455. break;
  456. case VIA_UDMA_133:
  457. type = &via_udma133_info;
  458. break;
  459. default:
  460. WARN_ON(1);
  461. return -ENODEV;
  462. }
  463. if (config->flags & VIA_BAD_CLK66) {
  464. /* Disable the 66MHz clock on problem devices */
  465. pci_read_config_dword(pdev, 0x50, &timing);
  466. timing &= ~0x80008;
  467. pci_write_config_dword(pdev, 0x50, timing);
  468. }
  469. /* We have established the device type, now fire it up */
  470. type->private_data = (void *)config;
  471. port_info[0] = port_info[1] = type;
  472. return ata_pci_init_one(pdev, port_info, 2);
  473. }
  474. static const struct pci_device_id via[] = {
  475. { PCI_DEVICE(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C576_1), },
  476. { PCI_DEVICE(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_1), },
  477. { PCI_DEVICE(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_6410), },
  478. { PCI_DEVICE(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_SATA_EIDE), },
  479. { 0, },
  480. };
  481. static struct pci_driver via_pci_driver = {
  482. .name = DRV_NAME,
  483. .id_table = via,
  484. .probe = via_init_one,
  485. .remove = ata_pci_remove_one
  486. };
  487. static int __init via_init(void)
  488. {
  489. return pci_register_driver(&via_pci_driver);
  490. }
  491. static void __exit via_exit(void)
  492. {
  493. pci_unregister_driver(&via_pci_driver);
  494. }
  495. MODULE_AUTHOR("Alan Cox");
  496. MODULE_DESCRIPTION("low-level driver for VIA PATA");
  497. MODULE_LICENSE("GPL");
  498. MODULE_DEVICE_TABLE(pci, via);
  499. MODULE_VERSION(DRV_VERSION);
  500. module_init(via_init);
  501. module_exit(via_exit);