pata_oldpiix.c 8.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339
  1. /*
  2. * pata_oldpiix.c - Intel PATA/SATA controllers
  3. *
  4. * (C) 2005 Red Hat <alan@redhat.com>
  5. *
  6. * Some parts based on ata_piix.c by Jeff Garzik and others.
  7. *
  8. * Early PIIX differs significantly from the later PIIX as it lacks
  9. * SITRE and the slave timing registers. This means that you have to
  10. * set timing per channel, or be clever. Libata tells us whenever it
  11. * does drive selection and we use this to reload the timings.
  12. *
  13. * Because of these behaviour differences PIIX gets its own driver module.
  14. */
  15. #include <linux/kernel.h>
  16. #include <linux/module.h>
  17. #include <linux/pci.h>
  18. #include <linux/init.h>
  19. #include <linux/blkdev.h>
  20. #include <linux/delay.h>
  21. #include <linux/device.h>
  22. #include <scsi/scsi_host.h>
  23. #include <linux/libata.h>
  24. #include <linux/ata.h>
  25. #define DRV_NAME "pata_oldpiix"
  26. #define DRV_VERSION "0.5.1"
  27. /**
  28. * oldpiix_pre_reset - probe begin
  29. * @ap: ATA port
  30. *
  31. * Set up cable type and use generic probe init
  32. */
  33. static int oldpiix_pre_reset(struct ata_port *ap)
  34. {
  35. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  36. static const struct pci_bits oldpiix_enable_bits[] = {
  37. { 0x41U, 1U, 0x80UL, 0x80UL }, /* port 0 */
  38. { 0x43U, 1U, 0x80UL, 0x80UL }, /* port 1 */
  39. };
  40. if (!pci_test_config_bits(pdev, &oldpiix_enable_bits[ap->port_no])) {
  41. ata_port_disable(ap);
  42. printk(KERN_INFO "ata%u: port disabled. ignoring.\n", ap->id);
  43. return 0;
  44. }
  45. ap->cbl = ATA_CBL_PATA40;
  46. return ata_std_prereset(ap);
  47. }
  48. /**
  49. * oldpiix_pata_error_handler - Probe specified port on PATA host controller
  50. * @ap: Port to probe
  51. * @classes:
  52. *
  53. * LOCKING:
  54. * None (inherited from caller).
  55. */
  56. static void oldpiix_pata_error_handler(struct ata_port *ap)
  57. {
  58. ata_bmdma_drive_eh(ap, oldpiix_pre_reset, ata_std_softreset, NULL, ata_std_postreset);
  59. }
  60. /**
  61. * oldpiix_set_piomode - Initialize host controller PATA PIO timings
  62. * @ap: Port whose timings we are configuring
  63. * @adev: um
  64. *
  65. * Set PIO mode for device, in host controller PCI config space.
  66. *
  67. * LOCKING:
  68. * None (inherited from caller).
  69. */
  70. static void oldpiix_set_piomode (struct ata_port *ap, struct ata_device *adev)
  71. {
  72. unsigned int pio = adev->pio_mode - XFER_PIO_0;
  73. struct pci_dev *dev = to_pci_dev(ap->host->dev);
  74. unsigned int idetm_port= ap->port_no ? 0x42 : 0x40;
  75. u16 idetm_data;
  76. int control = 0;
  77. /*
  78. * See Intel Document 298600-004 for the timing programing rules
  79. * for PIIX/ICH. Note that the early PIIX does not have the slave
  80. * timing port at 0x44.
  81. */
  82. static const /* ISP RTC */
  83. u8 timings[][2] = { { 0, 0 },
  84. { 0, 0 },
  85. { 1, 0 },
  86. { 2, 1 },
  87. { 2, 3 }, };
  88. if (pio > 2)
  89. control |= 1; /* TIME1 enable */
  90. if (ata_pio_need_iordy(adev))
  91. control |= 2; /* IE IORDY */
  92. /* Intel specifies that the PPE functionality is for disk only */
  93. if (adev->class == ATA_DEV_ATA)
  94. control |= 4; /* PPE enable */
  95. pci_read_config_word(dev, idetm_port, &idetm_data);
  96. /* Enable PPE, IE and TIME as appropriate. Clear the other
  97. drive timing bits */
  98. if (adev->devno == 0) {
  99. idetm_data &= 0xCCE0;
  100. idetm_data |= control;
  101. } else {
  102. idetm_data &= 0xCC0E;
  103. idetm_data |= (control << 4);
  104. }
  105. idetm_data |= (timings[pio][0] << 12) |
  106. (timings[pio][1] << 8);
  107. pci_write_config_word(dev, idetm_port, idetm_data);
  108. /* Track which port is configured */
  109. ap->private_data = adev;
  110. }
  111. /**
  112. * oldpiix_set_dmamode - Initialize host controller PATA DMA timings
  113. * @ap: Port whose timings we are configuring
  114. * @adev: Device to program
  115. * @isich: True if the device is an ICH and has IOCFG registers
  116. *
  117. * Set MWDMA mode for device, in host controller PCI config space.
  118. *
  119. * LOCKING:
  120. * None (inherited from caller).
  121. */
  122. static void oldpiix_set_dmamode (struct ata_port *ap, struct ata_device *adev)
  123. {
  124. struct pci_dev *dev = to_pci_dev(ap->host->dev);
  125. u8 idetm_port = ap->port_no ? 0x42 : 0x40;
  126. u16 idetm_data;
  127. static const /* ISP RTC */
  128. u8 timings[][2] = { { 0, 0 },
  129. { 0, 0 },
  130. { 1, 0 },
  131. { 2, 1 },
  132. { 2, 3 }, };
  133. /*
  134. * MWDMA is driven by the PIO timings. We must also enable
  135. * IORDY unconditionally along with TIME1. PPE has already
  136. * been set when the PIO timing was set.
  137. */
  138. unsigned int mwdma = adev->dma_mode - XFER_MW_DMA_0;
  139. unsigned int control;
  140. const unsigned int needed_pio[3] = {
  141. XFER_PIO_0, XFER_PIO_3, XFER_PIO_4
  142. };
  143. int pio = needed_pio[mwdma] - XFER_PIO_0;
  144. pci_read_config_word(dev, idetm_port, &idetm_data);
  145. control = 3; /* IORDY|TIME0 */
  146. /* Intel specifies that the PPE functionality is for disk only */
  147. if (adev->class == ATA_DEV_ATA)
  148. control |= 4; /* PPE enable */
  149. /* If the drive MWDMA is faster than it can do PIO then
  150. we must force PIO into PIO0 */
  151. if (adev->pio_mode < needed_pio[mwdma])
  152. /* Enable DMA timing only */
  153. control |= 8; /* PIO cycles in PIO0 */
  154. /* Mask out the relevant control and timing bits we will load. Also
  155. clear the other drive TIME register as a precaution */
  156. if (adev->devno == 0) {
  157. idetm_data &= 0xCCE0;
  158. idetm_data |= control;
  159. } else {
  160. idetm_data &= 0xCC0E;
  161. idetm_data |= (control << 4);
  162. }
  163. idetm_data |= (timings[pio][0] << 12) | (timings[pio][1] << 8);
  164. pci_write_config_word(dev, idetm_port, idetm_data);
  165. /* Track which port is configured */
  166. ap->private_data = adev;
  167. }
  168. /**
  169. * oldpiix_qc_issue_prot - command issue
  170. * @qc: command pending
  171. *
  172. * Called when the libata layer is about to issue a command. We wrap
  173. * this interface so that we can load the correct ATA timings if
  174. * neccessary. Our logic also clears TIME0/TIME1 for the other device so
  175. * that, even if we get this wrong, cycles to the other device will
  176. * be made PIO0.
  177. */
  178. static unsigned int oldpiix_qc_issue_prot(struct ata_queued_cmd *qc)
  179. {
  180. struct ata_port *ap = qc->ap;
  181. struct ata_device *adev = qc->dev;
  182. if (adev != ap->private_data) {
  183. if (adev->dma_mode)
  184. oldpiix_set_dmamode(ap, adev);
  185. else if (adev->pio_mode)
  186. oldpiix_set_piomode(ap, adev);
  187. }
  188. return ata_qc_issue_prot(qc);
  189. }
  190. static struct scsi_host_template oldpiix_sht = {
  191. .module = THIS_MODULE,
  192. .name = DRV_NAME,
  193. .ioctl = ata_scsi_ioctl,
  194. .queuecommand = ata_scsi_queuecmd,
  195. .can_queue = ATA_DEF_QUEUE,
  196. .this_id = ATA_SHT_THIS_ID,
  197. .sg_tablesize = LIBATA_MAX_PRD,
  198. .max_sectors = ATA_MAX_SECTORS,
  199. .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
  200. .emulated = ATA_SHT_EMULATED,
  201. .use_clustering = ATA_SHT_USE_CLUSTERING,
  202. .proc_name = DRV_NAME,
  203. .dma_boundary = ATA_DMA_BOUNDARY,
  204. .slave_configure = ata_scsi_slave_config,
  205. .bios_param = ata_std_bios_param,
  206. };
  207. static const struct ata_port_operations oldpiix_pata_ops = {
  208. .port_disable = ata_port_disable,
  209. .set_piomode = oldpiix_set_piomode,
  210. .set_dmamode = oldpiix_set_dmamode,
  211. .mode_filter = ata_pci_default_filter,
  212. .tf_load = ata_tf_load,
  213. .tf_read = ata_tf_read,
  214. .check_status = ata_check_status,
  215. .exec_command = ata_exec_command,
  216. .dev_select = ata_std_dev_select,
  217. .freeze = ata_bmdma_freeze,
  218. .thaw = ata_bmdma_thaw,
  219. .error_handler = oldpiix_pata_error_handler,
  220. .post_internal_cmd = ata_bmdma_post_internal_cmd,
  221. .bmdma_setup = ata_bmdma_setup,
  222. .bmdma_start = ata_bmdma_start,
  223. .bmdma_stop = ata_bmdma_stop,
  224. .bmdma_status = ata_bmdma_status,
  225. .qc_prep = ata_qc_prep,
  226. .qc_issue = oldpiix_qc_issue_prot,
  227. .data_xfer = ata_pio_data_xfer,
  228. .irq_handler = ata_interrupt,
  229. .irq_clear = ata_bmdma_irq_clear,
  230. .port_start = ata_port_start,
  231. .port_stop = ata_port_stop,
  232. .host_stop = ata_host_stop,
  233. };
  234. /**
  235. * oldpiix_init_one - Register PIIX ATA PCI device with kernel services
  236. * @pdev: PCI device to register
  237. * @ent: Entry in oldpiix_pci_tbl matching with @pdev
  238. *
  239. * Called from kernel PCI layer. We probe for combined mode (sigh),
  240. * and then hand over control to libata, for it to do the rest.
  241. *
  242. * LOCKING:
  243. * Inherited from PCI layer (may sleep).
  244. *
  245. * RETURNS:
  246. * Zero on success, or -ERRNO value.
  247. */
  248. static int oldpiix_init_one (struct pci_dev *pdev, const struct pci_device_id *ent)
  249. {
  250. static int printed_version;
  251. static struct ata_port_info info = {
  252. .sht = &oldpiix_sht,
  253. .flags = ATA_FLAG_SLAVE_POSS | ATA_FLAG_SRST,
  254. .pio_mask = 0x1f, /* pio0-4 */
  255. .mwdma_mask = 0x07, /* mwdma1-2 */
  256. .port_ops = &oldpiix_pata_ops,
  257. };
  258. static struct ata_port_info *port_info[2] = { &info, &info };
  259. if (!printed_version++)
  260. dev_printk(KERN_DEBUG, &pdev->dev,
  261. "version " DRV_VERSION "\n");
  262. return ata_pci_init_one(pdev, port_info, 2);
  263. }
  264. static const struct pci_device_id oldpiix_pci_tbl[] = {
  265. { PCI_DEVICE(0x8086, 0x1230), },
  266. { } /* terminate list */
  267. };
  268. static struct pci_driver oldpiix_pci_driver = {
  269. .name = DRV_NAME,
  270. .id_table = oldpiix_pci_tbl,
  271. .probe = oldpiix_init_one,
  272. .remove = ata_pci_remove_one,
  273. };
  274. static int __init oldpiix_init(void)
  275. {
  276. return pci_register_driver(&oldpiix_pci_driver);
  277. }
  278. static void __exit oldpiix_exit(void)
  279. {
  280. pci_unregister_driver(&oldpiix_pci_driver);
  281. }
  282. module_init(oldpiix_init);
  283. module_exit(oldpiix_exit);
  284. MODULE_AUTHOR("Alan Cox");
  285. MODULE_DESCRIPTION("SCSI low-level driver for early PIIX series controllers");
  286. MODULE_LICENSE("GPL");
  287. MODULE_DEVICE_TABLE(pci, oldpiix_pci_tbl);
  288. MODULE_VERSION(DRV_VERSION);