pata_cs5520.c 9.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336
  1. /*
  2. * IDE tuning and bus mastering support for the CS5510/CS5520
  3. * chipsets
  4. *
  5. * The CS5510/CS5520 are slightly unusual devices. Unlike the
  6. * typical IDE controllers they do bus mastering with the drive in
  7. * PIO mode and smarter silicon.
  8. *
  9. * The practical upshot of this is that we must always tune the
  10. * drive for the right PIO mode. We must also ignore all the blacklists
  11. * and the drive bus mastering DMA information. Also to confuse matters
  12. * further we can do DMA on PIO only drives.
  13. *
  14. * DMA on the 5510 also requires we disable_hlt() during DMA on early
  15. * revisions.
  16. *
  17. * *** This driver is strictly experimental ***
  18. *
  19. * (c) Copyright Red Hat Inc 2002
  20. *
  21. * This program is free software; you can redistribute it and/or modify it
  22. * under the terms of the GNU General Public License as published by the
  23. * Free Software Foundation; either version 2, or (at your option) any
  24. * later version.
  25. *
  26. * This program is distributed in the hope that it will be useful, but
  27. * WITHOUT ANY WARRANTY; without even the implied warranty of
  28. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  29. * General Public License for more details.
  30. *
  31. * Documentation:
  32. * Not publically available.
  33. */
  34. #include <linux/kernel.h>
  35. #include <linux/module.h>
  36. #include <linux/pci.h>
  37. #include <linux/init.h>
  38. #include <linux/blkdev.h>
  39. #include <linux/delay.h>
  40. #include <scsi/scsi_host.h>
  41. #include <linux/libata.h>
  42. #define DRV_NAME "pata_cs5520"
  43. #define DRV_VERSION "0.6.2"
  44. struct pio_clocks
  45. {
  46. int address;
  47. int assert;
  48. int recovery;
  49. };
  50. static const struct pio_clocks cs5520_pio_clocks[]={
  51. {3, 6, 11},
  52. {2, 5, 6},
  53. {1, 4, 3},
  54. {1, 3, 2},
  55. {1, 2, 1}
  56. };
  57. /**
  58. * cs5520_set_timings - program PIO timings
  59. * @ap: ATA port
  60. * @adev: ATA device
  61. *
  62. * Program the PIO mode timings for the controller according to the pio
  63. * clocking table.
  64. */
  65. static void cs5520_set_timings(struct ata_port *ap, struct ata_device *adev, int pio)
  66. {
  67. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  68. int slave = adev->devno;
  69. pio -= XFER_PIO_0;
  70. /* Channel command timing */
  71. pci_write_config_byte(pdev, 0x62 + ap->port_no,
  72. (cs5520_pio_clocks[pio].recovery << 4) |
  73. (cs5520_pio_clocks[pio].assert));
  74. /* FIXME: should these use address ? */
  75. /* Read command timing */
  76. pci_write_config_byte(pdev, 0x64 + 4*ap->port_no + slave,
  77. (cs5520_pio_clocks[pio].recovery << 4) |
  78. (cs5520_pio_clocks[pio].assert));
  79. /* Write command timing */
  80. pci_write_config_byte(pdev, 0x66 + 4*ap->port_no + slave,
  81. (cs5520_pio_clocks[pio].recovery << 4) |
  82. (cs5520_pio_clocks[pio].assert));
  83. }
  84. /**
  85. * cs5520_enable_dma - turn on DMA bits
  86. *
  87. * Turn on the DMA bits for this disk. Needed because the BIOS probably
  88. * has not done the work for us. Belongs in the core SATA code.
  89. */
  90. static void cs5520_enable_dma(struct ata_port *ap, struct ata_device *adev)
  91. {
  92. /* Set the DMA enable/disable flag */
  93. u8 reg = inb(ap->ioaddr.bmdma_addr + 0x02);
  94. reg |= 1<<(adev->devno + 5);
  95. outb(reg, ap->ioaddr.bmdma_addr + 0x02);
  96. }
  97. /**
  98. * cs5520_set_dmamode - program DMA timings
  99. * @ap: ATA port
  100. * @adev: ATA device
  101. *
  102. * Program the DMA mode timings for the controller according to the pio
  103. * clocking table. Note that this device sets the DMA timings to PIO
  104. * mode values. This may seem bizarre but the 5520 architecture talks
  105. * PIO mode to the disk and DMA mode to the controller so the underlying
  106. * transfers are PIO timed.
  107. */
  108. static void cs5520_set_dmamode(struct ata_port *ap, struct ata_device *adev)
  109. {
  110. static const int dma_xlate[3] = { XFER_PIO_0, XFER_PIO_3, XFER_PIO_4 };
  111. cs5520_set_timings(ap, adev, dma_xlate[adev->dma_mode]);
  112. cs5520_enable_dma(ap, adev);
  113. }
  114. /**
  115. * cs5520_set_piomode - program PIO timings
  116. * @ap: ATA port
  117. * @adev: ATA device
  118. *
  119. * Program the PIO mode timings for the controller according to the pio
  120. * clocking table. We know pio_mode will equal dma_mode because of the
  121. * CS5520 architecture. At least once we turned DMA on and wrote a
  122. * mode setter.
  123. */
  124. static void cs5520_set_piomode(struct ata_port *ap, struct ata_device *adev)
  125. {
  126. cs5520_set_timings(ap, adev, adev->pio_mode);
  127. }
  128. static int cs5520_pre_reset(struct ata_port *ap)
  129. {
  130. ap->cbl = ATA_CBL_PATA40;
  131. return ata_std_prereset(ap);
  132. }
  133. static void cs5520_error_handler(struct ata_port *ap)
  134. {
  135. return ata_bmdma_drive_eh(ap, cs5520_pre_reset, ata_std_softreset, NULL, ata_std_postreset);
  136. }
  137. static struct scsi_host_template cs5520_sht = {
  138. .module = THIS_MODULE,
  139. .name = DRV_NAME,
  140. .ioctl = ata_scsi_ioctl,
  141. .queuecommand = ata_scsi_queuecmd,
  142. .can_queue = ATA_DEF_QUEUE,
  143. .this_id = ATA_SHT_THIS_ID,
  144. .sg_tablesize = LIBATA_MAX_PRD,
  145. .max_sectors = ATA_MAX_SECTORS,
  146. .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
  147. .emulated = ATA_SHT_EMULATED,
  148. .use_clustering = ATA_SHT_USE_CLUSTERING,
  149. .proc_name = DRV_NAME,
  150. .dma_boundary = ATA_DMA_BOUNDARY,
  151. .slave_configure = ata_scsi_slave_config,
  152. .bios_param = ata_std_bios_param,
  153. };
  154. static struct ata_port_operations cs5520_port_ops = {
  155. .port_disable = ata_port_disable,
  156. .set_piomode = cs5520_set_piomode,
  157. .set_dmamode = cs5520_set_dmamode,
  158. .tf_load = ata_tf_load,
  159. .tf_read = ata_tf_read,
  160. .check_status = ata_check_status,
  161. .exec_command = ata_exec_command,
  162. .dev_select = ata_std_dev_select,
  163. .freeze = ata_bmdma_freeze,
  164. .thaw = ata_bmdma_thaw,
  165. .error_handler = cs5520_error_handler,
  166. .post_internal_cmd = ata_bmdma_post_internal_cmd,
  167. .bmdma_setup = ata_bmdma_setup,
  168. .bmdma_start = ata_bmdma_start,
  169. .bmdma_stop = ata_bmdma_stop,
  170. .bmdma_status = ata_bmdma_status,
  171. .qc_prep = ata_qc_prep,
  172. .qc_issue = ata_qc_issue_prot,
  173. .data_xfer = ata_pio_data_xfer,
  174. .eng_timeout = ata_eng_timeout,
  175. .irq_handler = ata_interrupt,
  176. .irq_clear = ata_bmdma_irq_clear,
  177. .port_start = ata_port_start,
  178. .port_stop = ata_port_stop,
  179. .host_stop = ata_host_stop,
  180. };
  181. static int __devinit cs5520_init_one(struct pci_dev *dev, const struct pci_device_id *id)
  182. {
  183. u8 pcicfg;
  184. static struct ata_probe_ent probe[2];
  185. int ports = 0;
  186. /* IDE port enable bits */
  187. pci_read_config_byte(dev, 0x60, &pcicfg);
  188. /* Check if the ATA ports are enabled */
  189. if ((pcicfg & 3) == 0)
  190. return -ENODEV;
  191. if ((pcicfg & 0x40) == 0) {
  192. printk(KERN_WARNING DRV_NAME ": DMA mode disabled. Enabling.\n");
  193. pci_write_config_byte(dev, 0x60, pcicfg | 0x40);
  194. }
  195. /* Perform set up for DMA */
  196. if (pci_enable_device_bars(dev, 1<<2)) {
  197. printk(KERN_ERR DRV_NAME ": unable to configure BAR2.\n");
  198. return -ENODEV;
  199. }
  200. pci_set_master(dev);
  201. if (pci_set_dma_mask(dev, DMA_32BIT_MASK)) {
  202. printk(KERN_ERR DRV_NAME ": unable to configure DMA mask.\n");
  203. return -ENODEV;
  204. }
  205. if (pci_set_consistent_dma_mask(dev, DMA_32BIT_MASK)) {
  206. printk(KERN_ERR DRV_NAME ": unable to configure consistent DMA mask.\n");
  207. return -ENODEV;
  208. }
  209. /* We have to do our own plumbing as the PCI setup for this
  210. chipset is non-standard so we can't punt to the libata code */
  211. INIT_LIST_HEAD(&probe[0].node);
  212. probe[0].dev = pci_dev_to_dev(dev);
  213. probe[0].port_ops = &cs5520_port_ops;
  214. probe[0].sht = &cs5520_sht;
  215. probe[0].pio_mask = 0x1F;
  216. probe[0].mwdma_mask = id->driver_data;
  217. probe[0].irq = 14;
  218. probe[0].irq_flags = 0;
  219. probe[0].port_flags = ATA_FLAG_SLAVE_POSS|ATA_FLAG_SRST;
  220. probe[0].n_ports = 1;
  221. probe[0].port[0].cmd_addr = 0x1F0;
  222. probe[0].port[0].ctl_addr = 0x3F6;
  223. probe[0].port[0].altstatus_addr = 0x3F6;
  224. probe[0].port[0].bmdma_addr = pci_resource_start(dev, 2);
  225. /* The secondary lurks at different addresses but is otherwise
  226. the same beastie */
  227. probe[1] = probe[0];
  228. INIT_LIST_HEAD(&probe[1].node);
  229. probe[1].irq = 15;
  230. probe[1].port[0].cmd_addr = 0x170;
  231. probe[1].port[0].ctl_addr = 0x376;
  232. probe[1].port[0].altstatus_addr = 0x376;
  233. probe[1].port[0].bmdma_addr = pci_resource_start(dev, 2) + 8;
  234. /* Let libata fill in the port details */
  235. ata_std_ports(&probe[0].port[0]);
  236. ata_std_ports(&probe[1].port[0]);
  237. /* Now add the ports that are active */
  238. if (pcicfg & 1)
  239. ports += ata_device_add(&probe[0]);
  240. if (pcicfg & 2)
  241. ports += ata_device_add(&probe[1]);
  242. if (ports)
  243. return 0;
  244. return -ENODEV;
  245. }
  246. /**
  247. * cs5520_remove_one - device unload
  248. * @pdev: PCI device being removed
  249. *
  250. * Handle an unplug/unload event for a PCI device. Unload the
  251. * PCI driver but do not use the default handler as we manage
  252. * resources ourself and *MUST NOT* disable the device as it has
  253. * other functions.
  254. */
  255. static void __devexit cs5520_remove_one(struct pci_dev *pdev)
  256. {
  257. struct device *dev = pci_dev_to_dev(pdev);
  258. struct ata_host *host = dev_get_drvdata(dev);
  259. ata_host_remove(host);
  260. dev_set_drvdata(dev, NULL);
  261. }
  262. /* For now keep DMA off. We can set it for all but A rev CS5510 once the
  263. core ATA code can handle it */
  264. static struct pci_device_id pata_cs5520[] = {
  265. { PCI_DEVICE(PCI_VENDOR_ID_CYRIX, PCI_DEVICE_ID_CYRIX_5510), },
  266. { PCI_DEVICE(PCI_VENDOR_ID_CYRIX, PCI_DEVICE_ID_CYRIX_5520), },
  267. { 0, },
  268. };
  269. static struct pci_driver cs5520_pci_driver = {
  270. .name = DRV_NAME,
  271. .id_table = pata_cs5520,
  272. .probe = cs5520_init_one,
  273. .remove = cs5520_remove_one
  274. };
  275. static int __init cs5520_init(void)
  276. {
  277. return pci_register_driver(&cs5520_pci_driver);
  278. }
  279. static void __exit cs5520_exit(void)
  280. {
  281. pci_unregister_driver(&cs5520_pci_driver);
  282. }
  283. MODULE_AUTHOR("Alan Cox");
  284. MODULE_DESCRIPTION("low-level driver for Cyrix CS5510/5520");
  285. MODULE_LICENSE("GPL");
  286. MODULE_DEVICE_TABLE(pci, pata_cs5520);
  287. MODULE_VERSION(DRV_VERSION);
  288. module_init(cs5520_init);
  289. module_exit(cs5520_exit);