time.c 5.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174
  1. /*
  2. * Copyright (C) 2000, 2001 Broadcom Corporation
  3. *
  4. * This program is free software; you can redistribute it and/or
  5. * modify it under the terms of the GNU General Public License
  6. * as published by the Free Software Foundation; either version 2
  7. * of the License, or (at your option) any later version.
  8. *
  9. * This program is distributed in the hope that it will be useful,
  10. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. * GNU General Public License for more details.
  13. *
  14. * You should have received a copy of the GNU General Public License
  15. * along with this program; if not, write to the Free Software
  16. * Foundation, Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  17. */
  18. /*
  19. * These are routines to set up and handle interrupts from the
  20. * sb1250 general purpose timer 0. We're using the timer as a
  21. * system clock, so we set it up to run at 100 Hz. On every
  22. * interrupt, we update our idea of what the time of day is,
  23. * then call do_timer() in the architecture-independent kernel
  24. * code to do general bookkeeping (e.g. update jiffies, run
  25. * bottom halves, etc.)
  26. */
  27. #include <linux/interrupt.h>
  28. #include <linux/sched.h>
  29. #include <linux/spinlock.h>
  30. #include <linux/kernel_stat.h>
  31. #include <asm/irq.h>
  32. #include <asm/ptrace.h>
  33. #include <asm/addrspace.h>
  34. #include <asm/time.h>
  35. #include <asm/io.h>
  36. #include <asm/sibyte/sb1250.h>
  37. #include <asm/sibyte/sb1250_regs.h>
  38. #include <asm/sibyte/sb1250_int.h>
  39. #include <asm/sibyte/sb1250_scd.h>
  40. #define IMR_IP2_VAL K_INT_MAP_I0
  41. #define IMR_IP3_VAL K_INT_MAP_I1
  42. #define IMR_IP4_VAL K_INT_MAP_I2
  43. #define SB1250_HPT_NUM 3
  44. #define SB1250_HPT_VALUE M_SCD_TIMER_CNT /* max value */
  45. #define SB1250_HPT_SHIFT ((sizeof(unsigned int)*8)-V_SCD_TIMER_WIDTH)
  46. extern int sb1250_steal_irq(int irq);
  47. static unsigned int sb1250_hpt_read(void);
  48. static void sb1250_hpt_init(unsigned int);
  49. static unsigned int hpt_offset;
  50. void __init sb1250_hpt_setup(void)
  51. {
  52. int cpu = smp_processor_id();
  53. if (!cpu) {
  54. /* Setup hpt using timer #3 but do not enable irq for it */
  55. __raw_writeq(0, IOADDR(A_SCD_TIMER_REGISTER(SB1250_HPT_NUM, R_SCD_TIMER_CFG)));
  56. __raw_writeq(SB1250_HPT_VALUE,
  57. IOADDR(A_SCD_TIMER_REGISTER(SB1250_HPT_NUM, R_SCD_TIMER_INIT)));
  58. __raw_writeq(M_SCD_TIMER_ENABLE | M_SCD_TIMER_MODE_CONTINUOUS,
  59. IOADDR(A_SCD_TIMER_REGISTER(SB1250_HPT_NUM, R_SCD_TIMER_CFG)));
  60. /*
  61. * we need to fill 32 bits, so just use the upper 23 bits and pretend
  62. * the timer is going 512Mhz instead of 1Mhz
  63. */
  64. mips_hpt_frequency = V_SCD_TIMER_FREQ << SB1250_HPT_SHIFT;
  65. mips_hpt_init = sb1250_hpt_init;
  66. mips_hpt_read = sb1250_hpt_read;
  67. }
  68. }
  69. void sb1250_time_init(void)
  70. {
  71. int cpu = smp_processor_id();
  72. int irq = K_INT_TIMER_0+cpu;
  73. /* Only have 4 general purpose timers, and we use last one as hpt */
  74. if (cpu > 2) {
  75. BUG();
  76. }
  77. sb1250_mask_irq(cpu, irq);
  78. /* Map the timer interrupt to ip[4] of this cpu */
  79. __raw_writeq(IMR_IP4_VAL,
  80. IOADDR(A_IMR_REGISTER(cpu, R_IMR_INTERRUPT_MAP_BASE) +
  81. (irq << 3)));
  82. /* the general purpose timer ticks at 1 Mhz independent if the rest of the system */
  83. /* Disable the timer and set up the count */
  84. __raw_writeq(0, IOADDR(A_SCD_TIMER_REGISTER(cpu, R_SCD_TIMER_CFG)));
  85. #ifdef CONFIG_SIMULATION
  86. __raw_writeq((50000 / HZ) - 1,
  87. IOADDR(A_SCD_TIMER_REGISTER(cpu, R_SCD_TIMER_INIT)));
  88. #else
  89. __raw_writeq((V_SCD_TIMER_FREQ / HZ) - 1,
  90. IOADDR(A_SCD_TIMER_REGISTER(cpu, R_SCD_TIMER_INIT)));
  91. #endif
  92. /* Set the timer running */
  93. __raw_writeq(M_SCD_TIMER_ENABLE | M_SCD_TIMER_MODE_CONTINUOUS,
  94. IOADDR(A_SCD_TIMER_REGISTER(cpu, R_SCD_TIMER_CFG)));
  95. sb1250_unmask_irq(cpu, irq);
  96. sb1250_steal_irq(irq);
  97. /*
  98. * This interrupt is "special" in that it doesn't use the request_irq
  99. * way to hook the irq line. The timer interrupt is initialized early
  100. * enough to make this a major pain, and it's also firing enough to
  101. * warrant a bit of special case code. sb1250_timer_interrupt is
  102. * called directly from irq_handler.S when IP[4] is set during an
  103. * interrupt
  104. */
  105. }
  106. void sb1250_timer_interrupt(struct pt_regs *regs)
  107. {
  108. int cpu = smp_processor_id();
  109. int irq = K_INT_TIMER_0 + cpu;
  110. /* ACK interrupt */
  111. ____raw_writeq(M_SCD_TIMER_ENABLE | M_SCD_TIMER_MODE_CONTINUOUS,
  112. IOADDR(A_SCD_TIMER_REGISTER(cpu, R_SCD_TIMER_CFG)));
  113. if (cpu == 0) {
  114. /*
  115. * CPU 0 handles the global timer interrupt job
  116. */
  117. ll_timer_interrupt(irq, regs);
  118. }
  119. else {
  120. /*
  121. * other CPUs should just do profiling and process accounting
  122. */
  123. ll_local_timer_interrupt(irq, regs);
  124. }
  125. }
  126. /*
  127. * The HPT is free running from SB1250_HPT_VALUE down to 0 then starts over
  128. * again. There's no easy way to set to a specific value so store init value
  129. * in hpt_offset and subtract each time.
  130. *
  131. * Note: Timer isn't full 32bits so shift it into the upper part making
  132. * it appear to run at a higher frequency.
  133. */
  134. static unsigned int sb1250_hpt_read(void)
  135. {
  136. unsigned int count;
  137. count = G_SCD_TIMER_CNT(__raw_readq(IOADDR(A_SCD_TIMER_REGISTER(SB1250_HPT_NUM, R_SCD_TIMER_CNT))));
  138. count = (SB1250_HPT_VALUE - count) << SB1250_HPT_SHIFT;
  139. return count - hpt_offset;
  140. }
  141. static void sb1250_hpt_init(unsigned int count)
  142. {
  143. hpt_offset = count;
  144. return;
  145. }