int.c 7.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301
  1. /*
  2. *
  3. * Copyright (C) 2005 Embedded Alley Solutions, Inc
  4. * Ported to 2.6.
  5. *
  6. * Per Hallsmark, per.hallsmark@mvista.com
  7. * Copyright (C) 2000, 2001 MIPS Technologies, Inc.
  8. * Copyright (C) 2001 Ralf Baechle
  9. *
  10. * Cleaned up and bug fixing: Pete Popov, ppopov@embeddedalley.com
  11. *
  12. * This program is free software; you can distribute it and/or modify it
  13. * under the terms of the GNU General Public License (Version 2) as
  14. * published by the Free Software Foundation.
  15. *
  16. * This program is distributed in the hope it will be useful, but WITHOUT
  17. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  18. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
  19. * for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License along
  22. * with this program; if not, write to the Free Software Foundation, Inc.,
  23. * 59 Temple Place - Suite 330, Boston MA 02111-1307, USA.
  24. *
  25. */
  26. #include <linux/init.h>
  27. #include <linux/irq.h>
  28. #include <linux/sched.h>
  29. #include <linux/slab.h>
  30. #include <linux/interrupt.h>
  31. #include <linux/kernel_stat.h>
  32. #include <linux/random.h>
  33. #include <linux/module.h>
  34. #include <asm/io.h>
  35. #include <asm/gdb-stub.h>
  36. #include <int.h>
  37. #include <uart.h>
  38. static DEFINE_SPINLOCK(irq_lock);
  39. /* default prio for interrupts */
  40. /* first one is a no-no so therefore always prio 0 (disabled) */
  41. static char gic_prio[PNX8550_INT_GIC_TOTINT] = {
  42. 0, 1, 1, 1, 1, 15, 1, 1, 1, 1, // 0 - 9
  43. 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, // 10 - 19
  44. 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, // 20 - 29
  45. 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, // 30 - 39
  46. 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, // 40 - 49
  47. 1, 1, 1, 1, 1, 1, 1, 1, 2, 1, // 50 - 59
  48. 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, // 60 - 69
  49. 1 // 70
  50. };
  51. static void hw0_irqdispatch(int irq, struct pt_regs *regs)
  52. {
  53. /* find out which interrupt */
  54. irq = PNX8550_GIC_VECTOR_0 >> 3;
  55. if (irq == 0) {
  56. printk("hw0_irqdispatch: irq 0, spurious interrupt?\n");
  57. return;
  58. }
  59. do_IRQ(PNX8550_INT_GIC_MIN + irq, regs);
  60. }
  61. static void timer_irqdispatch(int irq, struct pt_regs *regs)
  62. {
  63. irq = (0x01c0 & read_c0_config7()) >> 6;
  64. if (irq == 0) {
  65. printk("timer_irqdispatch: irq 0, spurious interrupt?\n");
  66. return;
  67. }
  68. if (irq & 0x1) {
  69. do_IRQ(PNX8550_INT_TIMER1, regs);
  70. }
  71. if (irq & 0x2) {
  72. do_IRQ(PNX8550_INT_TIMER2, regs);
  73. }
  74. if (irq & 0x4) {
  75. do_IRQ(PNX8550_INT_TIMER3, regs);
  76. }
  77. }
  78. asmlinkage void plat_irq_dispatch(struct pt_regs *regs)
  79. {
  80. unsigned int pending = read_c0_status() & read_c0_cause();
  81. if (pending & STATUSF_IP2)
  82. do_IRQ(2, regs);
  83. else if (pending & STATUSF_IP7) {
  84. if (read_c0_config7() & 0x01c0)
  85. timer_irqdispatch(7, regs);
  86. }
  87. spurious_interrupt(regs);
  88. }
  89. static inline void modify_cp0_intmask(unsigned clr_mask, unsigned set_mask)
  90. {
  91. unsigned long status = read_c0_status();
  92. status &= ~((clr_mask & 0xFF) << 8);
  93. status |= (set_mask & 0xFF) << 8;
  94. write_c0_status(status);
  95. }
  96. static inline void mask_gic_int(unsigned int irq_nr)
  97. {
  98. /* interrupt disabled, bit 26(WE_ENABLE)=1 and bit 16(enable)=0 */
  99. PNX8550_GIC_REQ(irq_nr) = 1<<28; /* set priority to 0 */
  100. }
  101. static inline void unmask_gic_int(unsigned int irq_nr)
  102. {
  103. /* set prio mask to lower four bits and enable interrupt */
  104. PNX8550_GIC_REQ(irq_nr) = (1<<26 | 1<<16) | (1<<28) | gic_prio[irq_nr];
  105. }
  106. static inline void mask_irq(unsigned int irq_nr)
  107. {
  108. if ((PNX8550_INT_CP0_MIN <= irq_nr) && (irq_nr <= PNX8550_INT_CP0_MAX)) {
  109. modify_cp0_intmask(1 << irq_nr, 0);
  110. } else if ((PNX8550_INT_GIC_MIN <= irq_nr) &&
  111. (irq_nr <= PNX8550_INT_GIC_MAX)) {
  112. mask_gic_int(irq_nr - PNX8550_INT_GIC_MIN);
  113. } else if ((PNX8550_INT_TIMER_MIN <= irq_nr) &&
  114. (irq_nr <= PNX8550_INT_TIMER_MAX)) {
  115. modify_cp0_intmask(1 << 7, 0);
  116. } else {
  117. printk("mask_irq: irq %d doesn't exist!\n", irq_nr);
  118. }
  119. }
  120. static inline void unmask_irq(unsigned int irq_nr)
  121. {
  122. if ((PNX8550_INT_CP0_MIN <= irq_nr) && (irq_nr <= PNX8550_INT_CP0_MAX)) {
  123. modify_cp0_intmask(0, 1 << irq_nr);
  124. } else if ((PNX8550_INT_GIC_MIN <= irq_nr) &&
  125. (irq_nr <= PNX8550_INT_GIC_MAX)) {
  126. unmask_gic_int(irq_nr - PNX8550_INT_GIC_MIN);
  127. } else if ((PNX8550_INT_TIMER_MIN <= irq_nr) &&
  128. (irq_nr <= PNX8550_INT_TIMER_MAX)) {
  129. modify_cp0_intmask(0, 1 << 7);
  130. } else {
  131. printk("mask_irq: irq %d doesn't exist!\n", irq_nr);
  132. }
  133. }
  134. #define pnx8550_disable pnx8550_ack
  135. static void pnx8550_ack(unsigned int irq)
  136. {
  137. unsigned long flags;
  138. spin_lock_irqsave(&irq_lock, flags);
  139. mask_irq(irq);
  140. spin_unlock_irqrestore(&irq_lock, flags);
  141. }
  142. #define pnx8550_enable pnx8550_unmask
  143. static void pnx8550_unmask(unsigned int irq)
  144. {
  145. unsigned long flags;
  146. spin_lock_irqsave(&irq_lock, flags);
  147. unmask_irq(irq);
  148. spin_unlock_irqrestore(&irq_lock, flags);
  149. }
  150. static unsigned int startup_irq(unsigned int irq_nr)
  151. {
  152. pnx8550_unmask(irq_nr);
  153. return 0;
  154. }
  155. static void shutdown_irq(unsigned int irq_nr)
  156. {
  157. pnx8550_ack(irq_nr);
  158. return;
  159. }
  160. int pnx8550_set_gic_priority(int irq, int priority)
  161. {
  162. int gic_irq = irq-PNX8550_INT_GIC_MIN;
  163. int prev_priority = PNX8550_GIC_REQ(gic_irq) & 0xf;
  164. gic_prio[gic_irq] = priority;
  165. PNX8550_GIC_REQ(gic_irq) |= (0x10000000 | gic_prio[gic_irq]);
  166. return prev_priority;
  167. }
  168. static inline void mask_and_ack_level_irq(unsigned int irq)
  169. {
  170. pnx8550_disable(irq);
  171. return;
  172. }
  173. static void end_irq(unsigned int irq)
  174. {
  175. if (!(irq_desc[irq].status & (IRQ_DISABLED|IRQ_INPROGRESS))) {
  176. pnx8550_enable(irq);
  177. }
  178. }
  179. static struct irq_chip level_irq_type = {
  180. .typename = "PNX Level IRQ",
  181. .startup = startup_irq,
  182. .shutdown = shutdown_irq,
  183. .enable = pnx8550_enable,
  184. .disable = pnx8550_disable,
  185. .ack = mask_and_ack_level_irq,
  186. .end = end_irq,
  187. };
  188. static struct irqaction gic_action = {
  189. .handler = no_action,
  190. .flags = IRQF_DISABLED,
  191. .name = "GIC",
  192. };
  193. static struct irqaction timer_action = {
  194. .handler = no_action,
  195. .flags = IRQF_DISABLED,
  196. .name = "Timer",
  197. };
  198. void __init arch_init_irq(void)
  199. {
  200. int i;
  201. int configPR;
  202. for (i = 0; i < PNX8550_INT_CP0_TOTINT; i++) {
  203. irq_desc[i].chip = &level_irq_type;
  204. pnx8550_ack(i); /* mask the irq just in case */
  205. }
  206. /* init of GIC/IPC interrupts */
  207. /* should be done before cp0 since cp0 init enables the GIC int */
  208. for (i = PNX8550_INT_GIC_MIN; i <= PNX8550_INT_GIC_MAX; i++) {
  209. int gic_int_line = i - PNX8550_INT_GIC_MIN;
  210. if (gic_int_line == 0 )
  211. continue; // don't fiddle with int 0
  212. /*
  213. * enable change of TARGET, ENABLE and ACTIVE_LOW bits
  214. * set TARGET 0 to route through hw0 interrupt
  215. * set ACTIVE_LOW 0 active high (correct?)
  216. *
  217. * We really should setup an interrupt description table
  218. * to do this nicely.
  219. * Note, PCI INTA is active low on the bus, but inverted
  220. * in the GIC, so to us it's active high.
  221. */
  222. #ifdef CONFIG_PNX8550_V2PCI
  223. if (gic_int_line == (PNX8550_INT_GPIO0 - PNX8550_INT_GIC_MIN)) {
  224. /* PCI INT through gpio 8, which is setup in
  225. * pnx8550_setup.c and routed to GPIO
  226. * Interrupt Level 0 (GPIO Connection 58).
  227. * Set it active low. */
  228. PNX8550_GIC_REQ(gic_int_line) = 0x1E020000;
  229. } else
  230. #endif
  231. {
  232. PNX8550_GIC_REQ(i - PNX8550_INT_GIC_MIN) = 0x1E000000;
  233. }
  234. /* mask/priority is still 0 so we will not get any
  235. * interrupts until it is unmasked */
  236. irq_desc[i].chip = &level_irq_type;
  237. }
  238. /* Priority level 0 */
  239. PNX8550_GIC_PRIMASK_0 = PNX8550_GIC_PRIMASK_1 = 0;
  240. /* Set int vector table address */
  241. PNX8550_GIC_VECTOR_0 = PNX8550_GIC_VECTOR_1 = 0;
  242. irq_desc[MIPS_CPU_GIC_IRQ].chip = &level_irq_type;
  243. setup_irq(MIPS_CPU_GIC_IRQ, &gic_action);
  244. /* init of Timer interrupts */
  245. for (i = PNX8550_INT_TIMER_MIN; i <= PNX8550_INT_TIMER_MAX; i++) {
  246. irq_desc[i].chip = &level_irq_type;
  247. }
  248. /* Stop Timer 1-3 */
  249. configPR = read_c0_config7();
  250. configPR |= 0x00000038;
  251. write_c0_config7(configPR);
  252. irq_desc[MIPS_CPU_TIMER_IRQ].chip = &level_irq_type;
  253. setup_irq(MIPS_CPU_TIMER_IRQ, &timer_action);
  254. }
  255. EXPORT_SYMBOL(pnx8550_set_gic_priority);