irq.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471
  1. /*
  2. * Copyright 2001 MontaVista Software Inc.
  3. * Author: MontaVista Software, Inc.
  4. * ahennessy@mvista.com
  5. *
  6. * This file is subject to the terms and conditions of the GNU General Public
  7. * License. See the file "COPYING" in the main directory of this archive
  8. * for more details.
  9. *
  10. * Copyright (C) 2000-2001 Toshiba Corporation
  11. *
  12. * This program is free software; you can redistribute it and/or modify it
  13. * under the terms of the GNU General Public License as published by the
  14. * Free Software Foundation; either version 2 of the License, or (at your
  15. * option) any later version.
  16. *
  17. * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
  18. * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
  19. * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
  20. * NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
  21. * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
  22. * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
  23. * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
  24. * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  25. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
  26. * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  27. *
  28. * You should have received a copy of the GNU General Public License along
  29. * with this program; if not, write to the Free Software Foundation, Inc.,
  30. * 675 Mass Ave, Cambridge, MA 02139, USA.
  31. */
  32. #include <linux/init.h>
  33. #include <linux/errno.h>
  34. #include <linux/irq.h>
  35. #include <linux/kernel_stat.h>
  36. #include <linux/signal.h>
  37. #include <linux/sched.h>
  38. #include <linux/types.h>
  39. #include <linux/interrupt.h>
  40. #include <linux/ioport.h>
  41. #include <linux/timex.h>
  42. #include <linux/slab.h>
  43. #include <linux/random.h>
  44. #include <linux/smp.h>
  45. #include <linux/smp_lock.h>
  46. #include <linux/bitops.h>
  47. #include <asm/io.h>
  48. #include <asm/mipsregs.h>
  49. #include <asm/system.h>
  50. #include <asm/ptrace.h>
  51. #include <asm/processor.h>
  52. #include <asm/jmr3927/irq.h>
  53. #include <asm/debug.h>
  54. #include <asm/jmr3927/jmr3927.h>
  55. #if JMR3927_IRQ_END > NR_IRQS
  56. #error JMR3927_IRQ_END > NR_IRQS
  57. #endif
  58. struct tb_irq_space* tb_irq_spaces;
  59. static int jmr3927_irq_base = -1;
  60. #ifdef CONFIG_PCI
  61. static int jmr3927_gen_iack(void)
  62. {
  63. /* generate ACK cycle */
  64. #ifdef __BIG_ENDIAN
  65. return (tx3927_pcicptr->iiadp >> 24) & 0xff;
  66. #else
  67. return tx3927_pcicptr->iiadp & 0xff;
  68. #endif
  69. }
  70. #endif
  71. #define irc_dlevel 0
  72. #define irc_elevel 1
  73. static unsigned char irc_level[TX3927_NUM_IR] = {
  74. 5, 5, 5, 5, 5, 5, /* INT[5:0] */
  75. 7, 7, /* SIO */
  76. 5, 5, 5, 0, 0, /* DMA, PIO, PCI */
  77. 6, 6, 6 /* TMR */
  78. };
  79. static void jmr3927_irq_disable(unsigned int irq_nr);
  80. static void jmr3927_irq_enable(unsigned int irq_nr);
  81. static DEFINE_SPINLOCK(jmr3927_irq_lock);
  82. static unsigned int jmr3927_irq_startup(unsigned int irq)
  83. {
  84. jmr3927_irq_enable(irq);
  85. return 0;
  86. }
  87. #define jmr3927_irq_shutdown jmr3927_irq_disable
  88. static void jmr3927_irq_ack(unsigned int irq)
  89. {
  90. if (irq == JMR3927_IRQ_IRC_TMR0)
  91. jmr3927_tmrptr->tisr = 0; /* ack interrupt */
  92. jmr3927_irq_disable(irq);
  93. }
  94. static void jmr3927_irq_end(unsigned int irq)
  95. {
  96. if (!(irq_desc[irq].status & (IRQ_DISABLED | IRQ_INPROGRESS)))
  97. jmr3927_irq_enable(irq);
  98. }
  99. static void jmr3927_irq_disable(unsigned int irq_nr)
  100. {
  101. struct tb_irq_space* sp;
  102. unsigned long flags;
  103. spin_lock_irqsave(&jmr3927_irq_lock, flags);
  104. for (sp = tb_irq_spaces; sp; sp = sp->next) {
  105. if (sp->start_irqno <= irq_nr &&
  106. irq_nr < sp->start_irqno + sp->nr_irqs) {
  107. if (sp->mask_func)
  108. sp->mask_func(irq_nr - sp->start_irqno,
  109. sp->space_id);
  110. break;
  111. }
  112. }
  113. spin_unlock_irqrestore(&jmr3927_irq_lock, flags);
  114. }
  115. static void jmr3927_irq_enable(unsigned int irq_nr)
  116. {
  117. struct tb_irq_space* sp;
  118. unsigned long flags;
  119. spin_lock_irqsave(&jmr3927_irq_lock, flags);
  120. for (sp = tb_irq_spaces; sp; sp = sp->next) {
  121. if (sp->start_irqno <= irq_nr &&
  122. irq_nr < sp->start_irqno + sp->nr_irqs) {
  123. if (sp->unmask_func)
  124. sp->unmask_func(irq_nr - sp->start_irqno,
  125. sp->space_id);
  126. break;
  127. }
  128. }
  129. spin_unlock_irqrestore(&jmr3927_irq_lock, flags);
  130. }
  131. /*
  132. * CP0_STATUS is a thread's resource (saved/restored on context switch).
  133. * So disable_irq/enable_irq MUST handle IOC/ISAC/IRC registers.
  134. */
  135. static void mask_irq_isac(int irq_nr, int space_id)
  136. {
  137. /* 0: mask */
  138. unsigned char imask =
  139. jmr3927_isac_reg_in(JMR3927_ISAC_INTM_ADDR);
  140. unsigned int bit = 1 << irq_nr;
  141. jmr3927_isac_reg_out(imask & ~bit, JMR3927_ISAC_INTM_ADDR);
  142. /* flush write buffer */
  143. (void)jmr3927_ioc_reg_in(JMR3927_IOC_REV_ADDR);
  144. }
  145. static void unmask_irq_isac(int irq_nr, int space_id)
  146. {
  147. /* 0: mask */
  148. unsigned char imask = jmr3927_isac_reg_in(JMR3927_ISAC_INTM_ADDR);
  149. unsigned int bit = 1 << irq_nr;
  150. jmr3927_isac_reg_out(imask | bit, JMR3927_ISAC_INTM_ADDR);
  151. /* flush write buffer */
  152. (void)jmr3927_ioc_reg_in(JMR3927_IOC_REV_ADDR);
  153. }
  154. static void mask_irq_ioc(int irq_nr, int space_id)
  155. {
  156. /* 0: mask */
  157. unsigned char imask = jmr3927_ioc_reg_in(JMR3927_IOC_INTM_ADDR);
  158. unsigned int bit = 1 << irq_nr;
  159. jmr3927_ioc_reg_out(imask & ~bit, JMR3927_IOC_INTM_ADDR);
  160. /* flush write buffer */
  161. (void)jmr3927_ioc_reg_in(JMR3927_IOC_REV_ADDR);
  162. }
  163. static void unmask_irq_ioc(int irq_nr, int space_id)
  164. {
  165. /* 0: mask */
  166. unsigned char imask = jmr3927_ioc_reg_in(JMR3927_IOC_INTM_ADDR);
  167. unsigned int bit = 1 << irq_nr;
  168. jmr3927_ioc_reg_out(imask | bit, JMR3927_IOC_INTM_ADDR);
  169. /* flush write buffer */
  170. (void)jmr3927_ioc_reg_in(JMR3927_IOC_REV_ADDR);
  171. }
  172. static void mask_irq_irc(int irq_nr, int space_id)
  173. {
  174. volatile unsigned long *ilrp = &tx3927_ircptr->ilr[irq_nr / 2];
  175. if (irq_nr & 1)
  176. *ilrp = (*ilrp & 0x00ff) | (irc_dlevel << 8);
  177. else
  178. *ilrp = (*ilrp & 0xff00) | irc_dlevel;
  179. /* update IRCSR */
  180. tx3927_ircptr->imr = 0;
  181. tx3927_ircptr->imr = irc_elevel;
  182. /* flush write buffer */
  183. (void)tx3927_ircptr->ssr;
  184. }
  185. static void unmask_irq_irc(int irq_nr, int space_id)
  186. {
  187. volatile unsigned long *ilrp = &tx3927_ircptr->ilr[irq_nr / 2];
  188. if (irq_nr & 1)
  189. *ilrp = (*ilrp & 0x00ff) | (irc_level[irq_nr] << 8);
  190. else
  191. *ilrp = (*ilrp & 0xff00) | irc_level[irq_nr];
  192. /* update IRCSR */
  193. tx3927_ircptr->imr = 0;
  194. tx3927_ircptr->imr = irc_elevel;
  195. }
  196. struct tb_irq_space jmr3927_isac_irqspace = {
  197. .next = NULL,
  198. .start_irqno = JMR3927_IRQ_ISAC,
  199. nr_irqs : JMR3927_NR_IRQ_ISAC,
  200. .mask_func = mask_irq_isac,
  201. .unmask_func = unmask_irq_isac,
  202. .name = "ISAC",
  203. .space_id = 0,
  204. can_share : 0
  205. };
  206. struct tb_irq_space jmr3927_ioc_irqspace = {
  207. .next = NULL,
  208. .start_irqno = JMR3927_IRQ_IOC,
  209. nr_irqs : JMR3927_NR_IRQ_IOC,
  210. .mask_func = mask_irq_ioc,
  211. .unmask_func = unmask_irq_ioc,
  212. .name = "IOC",
  213. .space_id = 0,
  214. can_share : 1
  215. };
  216. struct tb_irq_space jmr3927_irc_irqspace = {
  217. .next = NULL,
  218. .start_irqno = JMR3927_IRQ_IRC,
  219. nr_irqs : JMR3927_NR_IRQ_IRC,
  220. .mask_func = mask_irq_irc,
  221. .unmask_func = unmask_irq_irc,
  222. .name = "on-chip",
  223. .space_id = 0,
  224. can_share : 0
  225. };
  226. void jmr3927_spurious(struct pt_regs *regs)
  227. {
  228. #ifdef CONFIG_TX_BRANCH_LIKELY_BUG_WORKAROUND
  229. tx_branch_likely_bug_fixup(regs);
  230. #endif
  231. printk(KERN_WARNING "spurious interrupt (cause 0x%lx, pc 0x%lx, ra 0x%lx).\n",
  232. regs->cp0_cause, regs->cp0_epc, regs->regs[31]);
  233. }
  234. asmlinkage void plat_irq_dispatch(struct pt_regs *regs)
  235. {
  236. int irq;
  237. #ifdef CONFIG_TX_BRANCH_LIKELY_BUG_WORKAROUND
  238. tx_branch_likely_bug_fixup(regs);
  239. #endif
  240. if ((regs->cp0_cause & CAUSEF_IP7) == 0) {
  241. #if 0
  242. jmr3927_spurious(regs);
  243. #endif
  244. return;
  245. }
  246. irq = (regs->cp0_cause >> CAUSEB_IP2) & 0x0f;
  247. do_IRQ(irq + JMR3927_IRQ_IRC, regs);
  248. }
  249. static irqreturn_t jmr3927_ioc_interrupt(int irq, void *dev_id, struct pt_regs *regs)
  250. {
  251. unsigned char istat = jmr3927_ioc_reg_in(JMR3927_IOC_INTS2_ADDR);
  252. int i;
  253. for (i = 0; i < JMR3927_NR_IRQ_IOC; i++) {
  254. if (istat & (1 << i)) {
  255. irq = JMR3927_IRQ_IOC + i;
  256. do_IRQ(irq, regs);
  257. }
  258. }
  259. return IRQ_HANDLED;
  260. }
  261. static struct irqaction ioc_action = {
  262. jmr3927_ioc_interrupt, 0, CPU_MASK_NONE, "IOC", NULL, NULL,
  263. };
  264. static irqreturn_t jmr3927_isac_interrupt(int irq, void *dev_id, struct pt_regs *regs)
  265. {
  266. unsigned char istat = jmr3927_isac_reg_in(JMR3927_ISAC_INTS2_ADDR);
  267. int i;
  268. for (i = 0; i < JMR3927_NR_IRQ_ISAC; i++) {
  269. if (istat & (1 << i)) {
  270. irq = JMR3927_IRQ_ISAC + i;
  271. do_IRQ(irq, regs);
  272. }
  273. }
  274. return IRQ_HANDLED;
  275. }
  276. static struct irqaction isac_action = {
  277. jmr3927_isac_interrupt, 0, CPU_MASK_NONE, "ISAC", NULL, NULL,
  278. };
  279. static irqreturn_t jmr3927_isaerr_interrupt(int irq, void * dev_id, struct pt_regs * regs)
  280. {
  281. printk(KERN_WARNING "ISA error interrupt (irq 0x%x).\n", irq);
  282. return IRQ_HANDLED;
  283. }
  284. static struct irqaction isaerr_action = {
  285. jmr3927_isaerr_interrupt, 0, CPU_MASK_NONE, "ISA error", NULL, NULL,
  286. };
  287. static irqreturn_t jmr3927_pcierr_interrupt(int irq, void * dev_id, struct pt_regs * regs)
  288. {
  289. printk(KERN_WARNING "PCI error interrupt (irq 0x%x).\n", irq);
  290. printk(KERN_WARNING "pcistat:%02x, lbstat:%04lx\n",
  291. tx3927_pcicptr->pcistat, tx3927_pcicptr->lbstat);
  292. return IRQ_HANDLED;
  293. }
  294. static struct irqaction pcierr_action = {
  295. jmr3927_pcierr_interrupt, 0, CPU_MASK_NONE, "PCI error", NULL, NULL,
  296. };
  297. int jmr3927_ether1_irq = 0;
  298. void jmr3927_irq_init(u32 irq_base);
  299. void __init arch_init_irq(void)
  300. {
  301. /* look for io board's presence */
  302. int have_isac = jmr3927_have_isac();
  303. /* Now, interrupt control disabled, */
  304. /* all IRC interrupts are masked, */
  305. /* all IRC interrupt mode are Low Active. */
  306. if (have_isac) {
  307. /* ETHER1 (NE2000 compatible 10M-Ether) parameter setup */
  308. /* temporary enable interrupt control */
  309. tx3927_ircptr->cer = 1;
  310. /* ETHER1 Int. Is High-Active. */
  311. if (tx3927_ircptr->ssr & (1 << 0))
  312. jmr3927_ether1_irq = JMR3927_IRQ_IRC_INT0;
  313. #if 0 /* INT3 may be asserted by ether0 (even after reboot...) */
  314. else if (tx3927_ircptr->ssr & (1 << 3))
  315. jmr3927_ether1_irq = JMR3927_IRQ_IRC_INT3;
  316. #endif
  317. /* disable interrupt control */
  318. tx3927_ircptr->cer = 0;
  319. /* Ether1: High Active */
  320. if (jmr3927_ether1_irq) {
  321. int ether1_irc = jmr3927_ether1_irq - JMR3927_IRQ_IRC;
  322. tx3927_ircptr->cr[ether1_irc / 8] |=
  323. TX3927_IRCR_HIGH << ((ether1_irc % 8) * 2);
  324. }
  325. }
  326. /* mask all IOC interrupts */
  327. jmr3927_ioc_reg_out(0, JMR3927_IOC_INTM_ADDR);
  328. /* setup IOC interrupt mode (SOFT:High Active, Others:Low Active) */
  329. jmr3927_ioc_reg_out(JMR3927_IOC_INTF_SOFT, JMR3927_IOC_INTP_ADDR);
  330. if (have_isac) {
  331. /* mask all ISAC interrupts */
  332. jmr3927_isac_reg_out(0, JMR3927_ISAC_INTM_ADDR);
  333. /* setup ISAC interrupt mode (ISAIRQ3,ISAIRQ5:Low Active ???) */
  334. jmr3927_isac_reg_out(JMR3927_ISAC_INTF_IRQ3|JMR3927_ISAC_INTF_IRQ5, JMR3927_ISAC_INTP_ADDR);
  335. }
  336. /* clear PCI Soft interrupts */
  337. jmr3927_ioc_reg_out(0, JMR3927_IOC_INTS1_ADDR);
  338. /* clear PCI Reset interrupts */
  339. jmr3927_ioc_reg_out(0, JMR3927_IOC_RESET_ADDR);
  340. /* enable interrupt control */
  341. tx3927_ircptr->cer = TX3927_IRCER_ICE;
  342. tx3927_ircptr->imr = irc_elevel;
  343. jmr3927_irq_init(NR_ISA_IRQS);
  344. /* setup irq space */
  345. add_tb_irq_space(&jmr3927_isac_irqspace);
  346. add_tb_irq_space(&jmr3927_ioc_irqspace);
  347. add_tb_irq_space(&jmr3927_irc_irqspace);
  348. /* setup IOC interrupt 1 (PCI, MODEM) */
  349. setup_irq(JMR3927_IRQ_IOCINT, &ioc_action);
  350. if (have_isac) {
  351. setup_irq(JMR3927_IRQ_ISACINT, &isac_action);
  352. setup_irq(JMR3927_IRQ_ISAC_ISAER, &isaerr_action);
  353. }
  354. #ifdef CONFIG_PCI
  355. setup_irq(JMR3927_IRQ_IRC_PCI, &pcierr_action);
  356. #endif
  357. /* enable all CPU interrupt bits. */
  358. set_c0_status(ST0_IM); /* IE bit is still 0. */
  359. }
  360. static struct irq_chip jmr3927_irq_controller = {
  361. .typename = "jmr3927_irq",
  362. .startup = jmr3927_irq_startup,
  363. .shutdown = jmr3927_irq_shutdown,
  364. .enable = jmr3927_irq_enable,
  365. .disable = jmr3927_irq_disable,
  366. .ack = jmr3927_irq_ack,
  367. .end = jmr3927_irq_end,
  368. };
  369. void jmr3927_irq_init(u32 irq_base)
  370. {
  371. u32 i;
  372. for (i= irq_base; i< irq_base + JMR3927_NR_IRQ_IRC + JMR3927_NR_IRQ_IOC; i++) {
  373. irq_desc[i].status = IRQ_DISABLED;
  374. irq_desc[i].action = NULL;
  375. irq_desc[i].depth = 1;
  376. irq_desc[i].chip = &jmr3927_irq_controller;
  377. }
  378. jmr3927_irq_base = irq_base;
  379. }
  380. #ifdef CONFIG_TX_BRANCH_LIKELY_BUG_WORKAROUND
  381. static int tx_branch_likely_bug_count = 0;
  382. static int have_tx_branch_likely_bug = 0;
  383. void tx_branch_likely_bug_fixup(struct pt_regs *regs)
  384. {
  385. /* TX39/49-BUG: Under this condition, the insn in delay slot
  386. of the branch likely insn is executed (not nullified) even
  387. the branch condition is false. */
  388. if (!have_tx_branch_likely_bug)
  389. return;
  390. if ((regs->cp0_epc & 0xfff) == 0xffc &&
  391. KSEGX(regs->cp0_epc) != KSEG0 &&
  392. KSEGX(regs->cp0_epc) != KSEG1) {
  393. unsigned int insn = *(unsigned int*)(regs->cp0_epc - 4);
  394. /* beql,bnel,blezl,bgtzl */
  395. /* bltzl,bgezl,blezall,bgezall */
  396. /* bczfl, bcztl */
  397. if ((insn & 0xf0000000) == 0x50000000 ||
  398. (insn & 0xfc0e0000) == 0x04020000 ||
  399. (insn & 0xf3fe0000) == 0x41020000) {
  400. regs->cp0_epc -= 4;
  401. tx_branch_likely_bug_count++;
  402. printk(KERN_INFO
  403. "fix branch-likery bug in %s (insn %08x)\n",
  404. current->comm, insn);
  405. }
  406. }
  407. }
  408. #endif