intc.c 2.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133
  1. /*
  2. * Copyright (C) 2006 Atmel Corporation
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License version 2 as
  6. * published by the Free Software Foundation.
  7. */
  8. #include <linux/clk.h>
  9. #include <linux/err.h>
  10. #include <linux/init.h>
  11. #include <linux/interrupt.h>
  12. #include <linux/irq.h>
  13. #include <linux/platform_device.h>
  14. #include <asm/io.h>
  15. #include "intc.h"
  16. struct intc {
  17. void __iomem *regs;
  18. struct irq_chip chip;
  19. };
  20. extern struct platform_device at32_intc0_device;
  21. /*
  22. * TODO: We may be able to implement mask/unmask by setting IxM flags
  23. * in the status register.
  24. */
  25. static void intc_mask_irq(unsigned int irq)
  26. {
  27. }
  28. static void intc_unmask_irq(unsigned int irq)
  29. {
  30. }
  31. static struct intc intc0 = {
  32. .chip = {
  33. .name = "intc",
  34. .mask = intc_mask_irq,
  35. .unmask = intc_unmask_irq,
  36. },
  37. };
  38. /*
  39. * All interrupts go via intc at some point.
  40. */
  41. asmlinkage void do_IRQ(int level, struct pt_regs *regs)
  42. {
  43. struct irq_desc *desc;
  44. unsigned int irq;
  45. unsigned long status_reg;
  46. local_irq_disable();
  47. irq_enter();
  48. irq = intc_readl(&intc0, INTCAUSE0 - 4 * level);
  49. desc = irq_desc + irq;
  50. desc->handle_irq(irq, desc, regs);
  51. /*
  52. * Clear all interrupt level masks so that we may handle
  53. * interrupts during softirq processing. If this is a nested
  54. * interrupt, interrupts must stay globally disabled until we
  55. * return.
  56. */
  57. status_reg = sysreg_read(SR);
  58. status_reg &= ~(SYSREG_BIT(I0M) | SYSREG_BIT(I1M)
  59. | SYSREG_BIT(I2M) | SYSREG_BIT(I3M));
  60. sysreg_write(SR, status_reg);
  61. irq_exit();
  62. }
  63. void __init init_IRQ(void)
  64. {
  65. extern void _evba(void);
  66. extern void irq_level0(void);
  67. struct resource *regs;
  68. struct clk *pclk;
  69. unsigned int i;
  70. u32 offset, readback;
  71. regs = platform_get_resource(&at32_intc0_device, IORESOURCE_MEM, 0);
  72. if (!regs) {
  73. printk(KERN_EMERG "intc: no mmio resource defined\n");
  74. goto fail;
  75. }
  76. pclk = clk_get(&at32_intc0_device.dev, "pclk");
  77. if (IS_ERR(pclk)) {
  78. printk(KERN_EMERG "intc: no clock defined\n");
  79. goto fail;
  80. }
  81. clk_enable(pclk);
  82. intc0.regs = ioremap(regs->start, regs->end - regs->start + 1);
  83. if (!intc0.regs) {
  84. printk(KERN_EMERG "intc: failed to map registers (0x%08lx)\n",
  85. (unsigned long)regs->start);
  86. goto fail;
  87. }
  88. /*
  89. * Initialize all interrupts to level 0 (lowest priority). The
  90. * priority level may be changed by calling
  91. * irq_set_priority().
  92. *
  93. */
  94. offset = (unsigned long)&irq_level0 - (unsigned long)&_evba;
  95. for (i = 0; i < NR_INTERNAL_IRQS; i++) {
  96. intc_writel(&intc0, INTPR0 + 4 * i, offset);
  97. readback = intc_readl(&intc0, INTPR0 + 4 * i);
  98. if (readback == offset)
  99. set_irq_chip_and_handler(i, &intc0.chip,
  100. handle_simple_irq);
  101. }
  102. /* Unmask all interrupt levels */
  103. sysreg_write(SR, (sysreg_read(SR)
  104. & ~(SR_I3M | SR_I2M | SR_I1M | SR_I0M)));
  105. return;
  106. fail:
  107. panic("Interrupt controller initialization failed!\n");
  108. }