time.c 3.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139
  1. /*
  2. * arch/arm/mach-pnx4008/time.c
  3. *
  4. * PNX4008 Timers
  5. *
  6. * Authors: Vitaly Wool, Dmitry Chigirev, Grigory Tolstolytkin <source@mvista.com>
  7. *
  8. * 2005 (c) MontaVista Software, Inc. This file is licensed under
  9. * the terms of the GNU General Public License version 2. This program
  10. * is licensed "as is" without any warranty of any kind, whether express
  11. * or implied.
  12. */
  13. #include <linux/config.h>
  14. #include <linux/kernel.h>
  15. #include <linux/init.h>
  16. #include <linux/delay.h>
  17. #include <linux/interrupt.h>
  18. #include <linux/sched.h>
  19. #include <linux/spinlock.h>
  20. #include <linux/module.h>
  21. #include <linux/kallsyms.h>
  22. #include <linux/time.h>
  23. #include <linux/timex.h>
  24. #include <linux/irq.h>
  25. #include <asm/system.h>
  26. #include <asm/hardware.h>
  27. #include <asm/io.h>
  28. #include <asm/leds.h>
  29. #include <asm/mach/time.h>
  30. #include <asm/errno.h>
  31. /*! Note: all timers are UPCOUNTING */
  32. /*!
  33. * Returns number of us since last clock interrupt. Note that interrupts
  34. * will have been disabled by do_gettimeoffset()
  35. */
  36. static unsigned long pnx4008_gettimeoffset(void)
  37. {
  38. u32 ticks_to_match =
  39. __raw_readl(HSTIM_MATCH0) - __raw_readl(HSTIM_COUNTER);
  40. u32 elapsed = LATCH - ticks_to_match;
  41. return (elapsed * (tick_nsec / 1000)) / LATCH;
  42. }
  43. /*!
  44. * IRQ handler for the timer
  45. */
  46. static irqreturn_t pnx4008_timer_interrupt(int irq, void *dev_id,
  47. struct pt_regs *regs)
  48. {
  49. if (__raw_readl(HSTIM_INT) & MATCH0_INT) {
  50. write_seqlock(&xtime_lock);
  51. do {
  52. timer_tick(regs);
  53. /*
  54. * this algorithm takes care of possible delay
  55. * for this interrupt handling longer than a normal
  56. * timer period
  57. */
  58. __raw_writel(__raw_readl(HSTIM_MATCH0) + LATCH,
  59. HSTIM_MATCH0);
  60. __raw_writel(MATCH0_INT, HSTIM_INT); /* clear interrupt */
  61. /*
  62. * The goal is to keep incrementing HSTIM_MATCH0
  63. * register until HSTIM_MATCH0 indicates time after
  64. * what HSTIM_COUNTER indicates.
  65. */
  66. } while ((signed)
  67. (__raw_readl(HSTIM_MATCH0) -
  68. __raw_readl(HSTIM_COUNTER)) < 0);
  69. write_sequnlock(&xtime_lock);
  70. }
  71. return IRQ_HANDLED;
  72. }
  73. static struct irqaction pnx4008_timer_irq = {
  74. .name = "PNX4008 Tick Timer",
  75. .flags = IRQF_DISABLED | IRQF_TIMER,
  76. .handler = pnx4008_timer_interrupt
  77. };
  78. /*!
  79. * Set up timer and timer interrupt.
  80. */
  81. static __init void pnx4008_setup_timer(void)
  82. {
  83. __raw_writel(RESET_COUNT, MSTIM_CTRL);
  84. while (__raw_readl(MSTIM_COUNTER)) ; /* wait for reset to complete. 100% guarantee event */
  85. __raw_writel(0, MSTIM_CTRL); /* stop the timer */
  86. __raw_writel(0, MSTIM_MCTRL);
  87. __raw_writel(RESET_COUNT, HSTIM_CTRL);
  88. while (__raw_readl(HSTIM_COUNTER)) ; /* wait for reset to complete. 100% guarantee event */
  89. __raw_writel(0, HSTIM_CTRL);
  90. __raw_writel(0, HSTIM_MCTRL);
  91. __raw_writel(0, HSTIM_CCR);
  92. __raw_writel(12, HSTIM_PMATCH); /* scale down to 1 MHZ */
  93. __raw_writel(LATCH, HSTIM_MATCH0);
  94. __raw_writel(MR0_INT, HSTIM_MCTRL);
  95. setup_irq(HSTIMER_INT, &pnx4008_timer_irq);
  96. __raw_writel(COUNT_ENAB | DEBUG_EN, HSTIM_CTRL); /*start timer, stop when JTAG active */
  97. }
  98. /* Timer Clock Control in PM register */
  99. #define TIMCLK_CTRL_REG IO_ADDRESS((PNX4008_PWRMAN_BASE + 0xBC))
  100. #define WATCHDOG_CLK_EN 1
  101. #define TIMER_CLK_EN 2 /* HS and MS timers? */
  102. static u32 timclk_ctrl_reg_save;
  103. void pnx4008_timer_suspend(void)
  104. {
  105. timclk_ctrl_reg_save = __raw_readl(TIMCLK_CTRL_REG);
  106. __raw_writel(0, TIMCLK_CTRL_REG); /* disable timers */
  107. }
  108. void pnx4008_timer_resume(void)
  109. {
  110. __raw_writel(timclk_ctrl_reg_save, TIMCLK_CTRL_REG); /* enable timers */
  111. }
  112. struct sys_timer pnx4008_timer = {
  113. .init = pnx4008_setup_timer,
  114. .offset = pnx4008_gettimeoffset,
  115. .suspend = pnx4008_timer_suspend,
  116. .resume = pnx4008_timer_resume,
  117. };