dma.c 20 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108
  1. /*
  2. * linux/arch/arm/mach-pnx4008/dma.c
  3. *
  4. * PNX4008 DMA registration and IRQ dispatching
  5. *
  6. * Author: Vitaly Wool
  7. * Copyright: MontaVista Software Inc. (c) 2005
  8. *
  9. * Based on the code from Nicolas Pitre
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License version 2 as
  13. * published by the Free Software Foundation.
  14. */
  15. #include <linux/module.h>
  16. #include <linux/init.h>
  17. #include <linux/kernel.h>
  18. #include <linux/interrupt.h>
  19. #include <linux/errno.h>
  20. #include <linux/err.h>
  21. #include <linux/dma-mapping.h>
  22. #include <linux/clk.h>
  23. #include <asm/system.h>
  24. #include <asm/hardware.h>
  25. #include <asm/dma.h>
  26. #include <asm/dma-mapping.h>
  27. #include <asm/io.h>
  28. #include <asm/mach/dma.h>
  29. #include <asm/arch/clock.h>
  30. static struct dma_channel {
  31. char *name;
  32. void (*irq_handler) (int, int, void *, struct pt_regs *);
  33. void *data;
  34. struct pnx4008_dma_ll *ll;
  35. u32 ll_dma;
  36. void *target_addr;
  37. int target_id;
  38. } dma_channels[MAX_DMA_CHANNELS];
  39. static struct ll_pool {
  40. void *vaddr;
  41. void *cur;
  42. dma_addr_t dma_addr;
  43. int count;
  44. } ll_pool;
  45. static spinlock_t ll_lock = SPIN_LOCK_UNLOCKED;
  46. struct pnx4008_dma_ll *pnx4008_alloc_ll_entry(dma_addr_t * ll_dma)
  47. {
  48. struct pnx4008_dma_ll *ll = NULL;
  49. unsigned long flags;
  50. spin_lock_irqsave(&ll_lock, flags);
  51. if (ll_pool.count > 4) { /* can give one more */
  52. ll = *(struct pnx4008_dma_ll **) ll_pool.cur;
  53. *ll_dma = ll_pool.dma_addr + ((void *)ll - ll_pool.vaddr);
  54. *(void **)ll_pool.cur = **(void ***)ll_pool.cur;
  55. memset(ll, 0, sizeof(*ll));
  56. ll_pool.count--;
  57. }
  58. spin_unlock_irqrestore(&ll_lock, flags);
  59. return ll;
  60. }
  61. EXPORT_SYMBOL_GPL(pnx4008_alloc_ll_entry);
  62. void pnx4008_free_ll_entry(struct pnx4008_dma_ll * ll, dma_addr_t ll_dma)
  63. {
  64. unsigned long flags;
  65. if (ll) {
  66. if ((unsigned long)((long)ll - (long)ll_pool.vaddr) > 0x4000) {
  67. printk(KERN_ERR "Trying to free entry not allocated by DMA\n");
  68. BUG();
  69. }
  70. if (ll->flags & DMA_BUFFER_ALLOCATED)
  71. ll->free(ll->alloc_data);
  72. spin_lock_irqsave(&ll_lock, flags);
  73. *(long *)ll = *(long *)ll_pool.cur;
  74. *(long *)ll_pool.cur = (long)ll;
  75. ll_pool.count++;
  76. spin_unlock_irqrestore(&ll_lock, flags);
  77. }
  78. }
  79. EXPORT_SYMBOL_GPL(pnx4008_free_ll_entry);
  80. void pnx4008_free_ll(u32 ll_dma, struct pnx4008_dma_ll * ll)
  81. {
  82. struct pnx4008_dma_ll *ptr;
  83. u32 dma;
  84. while (ll) {
  85. dma = ll->next_dma;
  86. ptr = ll->next;
  87. pnx4008_free_ll_entry(ll, ll_dma);
  88. ll_dma = dma;
  89. ll = ptr;
  90. }
  91. }
  92. EXPORT_SYMBOL_GPL(pnx4008_free_ll);
  93. static int dma_channels_requested = 0;
  94. static inline void dma_increment_usage(void)
  95. {
  96. if (!dma_channels_requested++) {
  97. struct clk *clk = clk_get(0, "dma_ck");
  98. if (!IS_ERR(clk)) {
  99. clk_set_rate(clk, 1);
  100. clk_put(clk);
  101. }
  102. pnx4008_config_dma(-1, -1, 1);
  103. }
  104. }
  105. static inline void dma_decrement_usage(void)
  106. {
  107. if (!--dma_channels_requested) {
  108. struct clk *clk = clk_get(0, "dma_ck");
  109. if (!IS_ERR(clk)) {
  110. clk_set_rate(clk, 0);
  111. clk_put(clk);
  112. }
  113. pnx4008_config_dma(-1, -1, 0);
  114. }
  115. }
  116. static spinlock_t dma_lock = SPIN_LOCK_UNLOCKED;
  117. static inline void pnx4008_dma_lock(void)
  118. {
  119. spin_lock_irq(&dma_lock);
  120. }
  121. static inline void pnx4008_dma_unlock(void)
  122. {
  123. spin_unlock_irq(&dma_lock);
  124. }
  125. #define VALID_CHANNEL(c) (((c) >= 0) && ((c) < MAX_DMA_CHANNELS))
  126. int pnx4008_request_channel(char *name, int ch,
  127. void (*irq_handler) (int, int, void *,
  128. struct pt_regs *), void *data)
  129. {
  130. int i, found = 0;
  131. /* basic sanity checks */
  132. if (!name || (ch != -1 && !VALID_CHANNEL(ch)))
  133. return -EINVAL;
  134. pnx4008_dma_lock();
  135. /* try grabbing a DMA channel with the requested priority */
  136. for (i = MAX_DMA_CHANNELS - 1; i >= 0; i--) {
  137. if (!dma_channels[i].name && (ch == -1 || ch == i)) {
  138. found = 1;
  139. break;
  140. }
  141. }
  142. if (found) {
  143. dma_increment_usage();
  144. dma_channels[i].name = name;
  145. dma_channels[i].irq_handler = irq_handler;
  146. dma_channels[i].data = data;
  147. dma_channels[i].ll = NULL;
  148. dma_channels[i].ll_dma = 0;
  149. } else {
  150. printk(KERN_WARNING "No more available DMA channels for %s\n",
  151. name);
  152. i = -ENODEV;
  153. }
  154. pnx4008_dma_unlock();
  155. return i;
  156. }
  157. EXPORT_SYMBOL_GPL(pnx4008_request_channel);
  158. void pnx4008_free_channel(int ch)
  159. {
  160. if (!dma_channels[ch].name) {
  161. printk(KERN_CRIT
  162. "%s: trying to free channel %d which is already freed\n",
  163. __FUNCTION__, ch);
  164. return;
  165. }
  166. pnx4008_dma_lock();
  167. pnx4008_free_ll(dma_channels[ch].ll_dma, dma_channels[ch].ll);
  168. dma_channels[ch].ll = NULL;
  169. dma_decrement_usage();
  170. dma_channels[ch].name = NULL;
  171. pnx4008_dma_unlock();
  172. }
  173. EXPORT_SYMBOL_GPL(pnx4008_free_channel);
  174. int pnx4008_config_dma(int ahb_m1_be, int ahb_m2_be, int enable)
  175. {
  176. unsigned long dma_cfg = __raw_readl(DMAC_CONFIG);
  177. switch (ahb_m1_be) {
  178. case 0:
  179. dma_cfg &= ~(1 << 1);
  180. break;
  181. case 1:
  182. dma_cfg |= (1 << 1);
  183. break;
  184. default:
  185. break;
  186. }
  187. switch (ahb_m2_be) {
  188. case 0:
  189. dma_cfg &= ~(1 << 2);
  190. break;
  191. case 1:
  192. dma_cfg |= (1 << 2);
  193. break;
  194. default:
  195. break;
  196. }
  197. switch (enable) {
  198. case 0:
  199. dma_cfg &= ~(1 << 0);
  200. break;
  201. case 1:
  202. dma_cfg |= (1 << 0);
  203. break;
  204. default:
  205. break;
  206. }
  207. pnx4008_dma_lock();
  208. __raw_writel(dma_cfg, DMAC_CONFIG);
  209. pnx4008_dma_unlock();
  210. return 0;
  211. }
  212. EXPORT_SYMBOL_GPL(pnx4008_config_dma);
  213. int pnx4008_dma_pack_control(const struct pnx4008_dma_ch_ctrl * ch_ctrl,
  214. unsigned long *ctrl)
  215. {
  216. int i = 0, dbsize, sbsize, err = 0;
  217. if (!ctrl || !ch_ctrl) {
  218. err = -EINVAL;
  219. goto out;
  220. }
  221. *ctrl = 0;
  222. switch (ch_ctrl->tc_mask) {
  223. case 0:
  224. break;
  225. case 1:
  226. *ctrl |= (1 << 31);
  227. break;
  228. default:
  229. err = -EINVAL;
  230. goto out;
  231. }
  232. switch (ch_ctrl->cacheable) {
  233. case 0:
  234. break;
  235. case 1:
  236. *ctrl |= (1 << 30);
  237. break;
  238. default:
  239. err = -EINVAL;
  240. goto out;
  241. }
  242. switch (ch_ctrl->bufferable) {
  243. case 0:
  244. break;
  245. case 1:
  246. *ctrl |= (1 << 29);
  247. break;
  248. default:
  249. err = -EINVAL;
  250. goto out;
  251. }
  252. switch (ch_ctrl->priv_mode) {
  253. case 0:
  254. break;
  255. case 1:
  256. *ctrl |= (1 << 28);
  257. break;
  258. default:
  259. err = -EINVAL;
  260. goto out;
  261. }
  262. switch (ch_ctrl->di) {
  263. case 0:
  264. break;
  265. case 1:
  266. *ctrl |= (1 << 27);
  267. break;
  268. default:
  269. err = -EINVAL;
  270. goto out;
  271. }
  272. switch (ch_ctrl->si) {
  273. case 0:
  274. break;
  275. case 1:
  276. *ctrl |= (1 << 26);
  277. break;
  278. default:
  279. err = -EINVAL;
  280. goto out;
  281. }
  282. switch (ch_ctrl->dest_ahb1) {
  283. case 0:
  284. break;
  285. case 1:
  286. *ctrl |= (1 << 25);
  287. break;
  288. default:
  289. err = -EINVAL;
  290. goto out;
  291. }
  292. switch (ch_ctrl->src_ahb1) {
  293. case 0:
  294. break;
  295. case 1:
  296. *ctrl |= (1 << 24);
  297. break;
  298. default:
  299. err = -EINVAL;
  300. goto out;
  301. }
  302. switch (ch_ctrl->dwidth) {
  303. case WIDTH_BYTE:
  304. *ctrl &= ~(7 << 21);
  305. break;
  306. case WIDTH_HWORD:
  307. *ctrl &= ~(7 << 21);
  308. *ctrl |= (1 << 21);
  309. break;
  310. case WIDTH_WORD:
  311. *ctrl &= ~(7 << 21);
  312. *ctrl |= (2 << 21);
  313. break;
  314. default:
  315. err = -EINVAL;
  316. goto out;
  317. }
  318. switch (ch_ctrl->swidth) {
  319. case WIDTH_BYTE:
  320. *ctrl &= ~(7 << 18);
  321. break;
  322. case WIDTH_HWORD:
  323. *ctrl &= ~(7 << 18);
  324. *ctrl |= (1 << 18);
  325. break;
  326. case WIDTH_WORD:
  327. *ctrl &= ~(7 << 18);
  328. *ctrl |= (2 << 18);
  329. break;
  330. default:
  331. err = -EINVAL;
  332. goto out;
  333. }
  334. dbsize = ch_ctrl->dbsize;
  335. while (!(dbsize & 1)) {
  336. i++;
  337. dbsize >>= 1;
  338. }
  339. if (ch_ctrl->dbsize != 1 || i > 8 || i == 1) {
  340. err = -EINVAL;
  341. goto out;
  342. } else if (i > 1)
  343. i--;
  344. *ctrl &= ~(7 << 15);
  345. *ctrl |= (i << 15);
  346. sbsize = ch_ctrl->sbsize;
  347. while (!(sbsize & 1)) {
  348. i++;
  349. sbsize >>= 1;
  350. }
  351. if (ch_ctrl->sbsize != 1 || i > 8 || i == 1) {
  352. err = -EINVAL;
  353. goto out;
  354. } else if (i > 1)
  355. i--;
  356. *ctrl &= ~(7 << 12);
  357. *ctrl |= (i << 12);
  358. if (ch_ctrl->tr_size > 0x7ff) {
  359. err = -E2BIG;
  360. goto out;
  361. }
  362. *ctrl &= ~0x7ff;
  363. *ctrl |= ch_ctrl->tr_size & 0x7ff;
  364. out:
  365. return err;
  366. }
  367. EXPORT_SYMBOL_GPL(pnx4008_dma_pack_control);
  368. int pnx4008_dma_parse_control(unsigned long ctrl,
  369. struct pnx4008_dma_ch_ctrl * ch_ctrl)
  370. {
  371. int err = 0;
  372. if (!ch_ctrl) {
  373. err = -EINVAL;
  374. goto out;
  375. }
  376. ch_ctrl->tr_size = ctrl & 0x7ff;
  377. ctrl >>= 12;
  378. ch_ctrl->sbsize = 1 << (ctrl & 7);
  379. if (ch_ctrl->sbsize > 1)
  380. ch_ctrl->sbsize <<= 1;
  381. ctrl >>= 3;
  382. ch_ctrl->dbsize = 1 << (ctrl & 7);
  383. if (ch_ctrl->dbsize > 1)
  384. ch_ctrl->dbsize <<= 1;
  385. ctrl >>= 3;
  386. switch (ctrl & 7) {
  387. case 0:
  388. ch_ctrl->swidth = WIDTH_BYTE;
  389. break;
  390. case 1:
  391. ch_ctrl->swidth = WIDTH_HWORD;
  392. break;
  393. case 2:
  394. ch_ctrl->swidth = WIDTH_WORD;
  395. break;
  396. default:
  397. err = -EINVAL;
  398. goto out;
  399. }
  400. ctrl >>= 3;
  401. switch (ctrl & 7) {
  402. case 0:
  403. ch_ctrl->dwidth = WIDTH_BYTE;
  404. break;
  405. case 1:
  406. ch_ctrl->dwidth = WIDTH_HWORD;
  407. break;
  408. case 2:
  409. ch_ctrl->dwidth = WIDTH_WORD;
  410. break;
  411. default:
  412. err = -EINVAL;
  413. goto out;
  414. }
  415. ctrl >>= 3;
  416. ch_ctrl->src_ahb1 = ctrl & 1;
  417. ctrl >>= 1;
  418. ch_ctrl->dest_ahb1 = ctrl & 1;
  419. ctrl >>= 1;
  420. ch_ctrl->si = ctrl & 1;
  421. ctrl >>= 1;
  422. ch_ctrl->di = ctrl & 1;
  423. ctrl >>= 1;
  424. ch_ctrl->priv_mode = ctrl & 1;
  425. ctrl >>= 1;
  426. ch_ctrl->bufferable = ctrl & 1;
  427. ctrl >>= 1;
  428. ch_ctrl->cacheable = ctrl & 1;
  429. ctrl >>= 1;
  430. ch_ctrl->tc_mask = ctrl & 1;
  431. out:
  432. return err;
  433. }
  434. EXPORT_SYMBOL_GPL(pnx4008_dma_parse_control);
  435. int pnx4008_dma_pack_config(const struct pnx4008_dma_ch_config * ch_cfg,
  436. unsigned long *cfg)
  437. {
  438. int err = 0;
  439. if (!cfg || !ch_cfg) {
  440. err = -EINVAL;
  441. goto out;
  442. }
  443. *cfg = 0;
  444. switch (ch_cfg->halt) {
  445. case 0:
  446. break;
  447. case 1:
  448. *cfg |= (1 << 18);
  449. break;
  450. default:
  451. err = -EINVAL;
  452. goto out;
  453. }
  454. switch (ch_cfg->active) {
  455. case 0:
  456. break;
  457. case 1:
  458. *cfg |= (1 << 17);
  459. break;
  460. default:
  461. err = -EINVAL;
  462. goto out;
  463. }
  464. switch (ch_cfg->lock) {
  465. case 0:
  466. break;
  467. case 1:
  468. *cfg |= (1 << 16);
  469. break;
  470. default:
  471. err = -EINVAL;
  472. goto out;
  473. }
  474. switch (ch_cfg->itc) {
  475. case 0:
  476. break;
  477. case 1:
  478. *cfg |= (1 << 15);
  479. break;
  480. default:
  481. err = -EINVAL;
  482. goto out;
  483. }
  484. switch (ch_cfg->ie) {
  485. case 0:
  486. break;
  487. case 1:
  488. *cfg |= (1 << 14);
  489. break;
  490. default:
  491. err = -EINVAL;
  492. goto out;
  493. }
  494. switch (ch_cfg->flow_cntrl) {
  495. case FC_MEM2MEM_DMA:
  496. *cfg &= ~(7 << 11);
  497. break;
  498. case FC_MEM2PER_DMA:
  499. *cfg &= ~(7 << 11);
  500. *cfg |= (1 << 11);
  501. break;
  502. case FC_PER2MEM_DMA:
  503. *cfg &= ~(7 << 11);
  504. *cfg |= (2 << 11);
  505. break;
  506. case FC_PER2PER_DMA:
  507. *cfg &= ~(7 << 11);
  508. *cfg |= (3 << 11);
  509. break;
  510. case FC_PER2PER_DPER:
  511. *cfg &= ~(7 << 11);
  512. *cfg |= (4 << 11);
  513. break;
  514. case FC_MEM2PER_PER:
  515. *cfg &= ~(7 << 11);
  516. *cfg |= (5 << 11);
  517. break;
  518. case FC_PER2MEM_PER:
  519. *cfg &= ~(7 << 11);
  520. *cfg |= (6 << 11);
  521. break;
  522. case FC_PER2PER_SPER:
  523. *cfg |= (7 << 11);
  524. break;
  525. default:
  526. err = -EINVAL;
  527. goto out;
  528. }
  529. *cfg &= ~(0x1f << 6);
  530. *cfg |= ((ch_cfg->dest_per & 0x1f) << 6);
  531. *cfg &= ~(0x1f << 1);
  532. *cfg |= ((ch_cfg->src_per & 0x1f) << 1);
  533. out:
  534. return err;
  535. }
  536. EXPORT_SYMBOL_GPL(pnx4008_dma_pack_config);
  537. int pnx4008_dma_parse_config(unsigned long cfg,
  538. struct pnx4008_dma_ch_config * ch_cfg)
  539. {
  540. int err = 0;
  541. if (!ch_cfg) {
  542. err = -EINVAL;
  543. goto out;
  544. }
  545. cfg >>= 1;
  546. ch_cfg->src_per = cfg & 0x1f;
  547. cfg >>= 5;
  548. ch_cfg->dest_per = cfg & 0x1f;
  549. cfg >>= 5;
  550. switch (cfg & 7) {
  551. case 0:
  552. ch_cfg->flow_cntrl = FC_MEM2MEM_DMA;
  553. break;
  554. case 1:
  555. ch_cfg->flow_cntrl = FC_MEM2PER_DMA;
  556. break;
  557. case 2:
  558. ch_cfg->flow_cntrl = FC_PER2MEM_DMA;
  559. break;
  560. case 3:
  561. ch_cfg->flow_cntrl = FC_PER2PER_DMA;
  562. break;
  563. case 4:
  564. ch_cfg->flow_cntrl = FC_PER2PER_DPER;
  565. break;
  566. case 5:
  567. ch_cfg->flow_cntrl = FC_MEM2PER_PER;
  568. break;
  569. case 6:
  570. ch_cfg->flow_cntrl = FC_PER2MEM_PER;
  571. break;
  572. case 7:
  573. ch_cfg->flow_cntrl = FC_PER2PER_SPER;
  574. }
  575. cfg >>= 3;
  576. ch_cfg->ie = cfg & 1;
  577. cfg >>= 1;
  578. ch_cfg->itc = cfg & 1;
  579. cfg >>= 1;
  580. ch_cfg->lock = cfg & 1;
  581. cfg >>= 1;
  582. ch_cfg->active = cfg & 1;
  583. cfg >>= 1;
  584. ch_cfg->halt = cfg & 1;
  585. out:
  586. return err;
  587. }
  588. EXPORT_SYMBOL_GPL(pnx4008_dma_parse_config);
  589. void pnx4008_dma_split_head_entry(struct pnx4008_dma_config * config,
  590. struct pnx4008_dma_ch_ctrl * ctrl)
  591. {
  592. int new_len = ctrl->tr_size, num_entries = 0;
  593. int old_len = new_len;
  594. int src_width, dest_width, count = 1;
  595. switch (ctrl->swidth) {
  596. case WIDTH_BYTE:
  597. src_width = 1;
  598. break;
  599. case WIDTH_HWORD:
  600. src_width = 2;
  601. break;
  602. case WIDTH_WORD:
  603. src_width = 4;
  604. break;
  605. default:
  606. return;
  607. }
  608. switch (ctrl->dwidth) {
  609. case WIDTH_BYTE:
  610. dest_width = 1;
  611. break;
  612. case WIDTH_HWORD:
  613. dest_width = 2;
  614. break;
  615. case WIDTH_WORD:
  616. dest_width = 4;
  617. break;
  618. default:
  619. return;
  620. }
  621. while (new_len > 0x7FF) {
  622. num_entries++;
  623. new_len = (ctrl->tr_size + num_entries) / (num_entries + 1);
  624. }
  625. if (num_entries != 0) {
  626. struct pnx4008_dma_ll *ll = NULL;
  627. config->ch_ctrl &= ~0x7ff;
  628. config->ch_ctrl |= new_len;
  629. if (!config->is_ll) {
  630. config->is_ll = 1;
  631. while (num_entries) {
  632. if (!ll) {
  633. config->ll =
  634. pnx4008_alloc_ll_entry(&config->
  635. ll_dma);
  636. ll = config->ll;
  637. } else {
  638. ll->next =
  639. pnx4008_alloc_ll_entry(&ll->
  640. next_dma);
  641. ll = ll->next;
  642. }
  643. if (ctrl->si)
  644. ll->src_addr =
  645. config->src_addr +
  646. src_width * new_len * count;
  647. else
  648. ll->src_addr = config->src_addr;
  649. if (ctrl->di)
  650. ll->dest_addr =
  651. config->dest_addr +
  652. dest_width * new_len * count;
  653. else
  654. ll->dest_addr = config->dest_addr;
  655. ll->ch_ctrl = config->ch_ctrl & 0x7fffffff;
  656. ll->next_dma = 0;
  657. ll->next = NULL;
  658. num_entries--;
  659. count++;
  660. }
  661. } else {
  662. struct pnx4008_dma_ll *ll_old = config->ll;
  663. unsigned long ll_dma_old = config->ll_dma;
  664. while (num_entries) {
  665. if (!ll) {
  666. config->ll =
  667. pnx4008_alloc_ll_entry(&config->
  668. ll_dma);
  669. ll = config->ll;
  670. } else {
  671. ll->next =
  672. pnx4008_alloc_ll_entry(&ll->
  673. next_dma);
  674. ll = ll->next;
  675. }
  676. if (ctrl->si)
  677. ll->src_addr =
  678. config->src_addr +
  679. src_width * new_len * count;
  680. else
  681. ll->src_addr = config->src_addr;
  682. if (ctrl->di)
  683. ll->dest_addr =
  684. config->dest_addr +
  685. dest_width * new_len * count;
  686. else
  687. ll->dest_addr = config->dest_addr;
  688. ll->ch_ctrl = config->ch_ctrl & 0x7fffffff;
  689. ll->next_dma = 0;
  690. ll->next = NULL;
  691. num_entries--;
  692. count++;
  693. }
  694. ll->next_dma = ll_dma_old;
  695. ll->next = ll_old;
  696. }
  697. /* adjust last length/tc */
  698. ll->ch_ctrl = config->ch_ctrl & (~0x7ff);
  699. ll->ch_ctrl |= old_len - new_len * (count - 1);
  700. config->ch_ctrl &= 0x7fffffff;
  701. }
  702. }
  703. EXPORT_SYMBOL_GPL(pnx4008_dma_split_head_entry);
  704. void pnx4008_dma_split_ll_entry(struct pnx4008_dma_ll * cur_ll,
  705. struct pnx4008_dma_ch_ctrl * ctrl)
  706. {
  707. int new_len = ctrl->tr_size, num_entries = 0;
  708. int old_len = new_len;
  709. int src_width, dest_width, count = 1;
  710. switch (ctrl->swidth) {
  711. case WIDTH_BYTE:
  712. src_width = 1;
  713. break;
  714. case WIDTH_HWORD:
  715. src_width = 2;
  716. break;
  717. case WIDTH_WORD:
  718. src_width = 4;
  719. break;
  720. default:
  721. return;
  722. }
  723. switch (ctrl->dwidth) {
  724. case WIDTH_BYTE:
  725. dest_width = 1;
  726. break;
  727. case WIDTH_HWORD:
  728. dest_width = 2;
  729. break;
  730. case WIDTH_WORD:
  731. dest_width = 4;
  732. break;
  733. default:
  734. return;
  735. }
  736. while (new_len > 0x7FF) {
  737. num_entries++;
  738. new_len = (ctrl->tr_size + num_entries) / (num_entries + 1);
  739. }
  740. if (num_entries != 0) {
  741. struct pnx4008_dma_ll *ll = NULL;
  742. cur_ll->ch_ctrl &= ~0x7ff;
  743. cur_ll->ch_ctrl |= new_len;
  744. if (!cur_ll->next) {
  745. while (num_entries) {
  746. if (!ll) {
  747. cur_ll->next =
  748. pnx4008_alloc_ll_entry(&cur_ll->
  749. next_dma);
  750. ll = cur_ll->next;
  751. } else {
  752. ll->next =
  753. pnx4008_alloc_ll_entry(&ll->
  754. next_dma);
  755. ll = ll->next;
  756. }
  757. if (ctrl->si)
  758. ll->src_addr =
  759. cur_ll->src_addr +
  760. src_width * new_len * count;
  761. else
  762. ll->src_addr = cur_ll->src_addr;
  763. if (ctrl->di)
  764. ll->dest_addr =
  765. cur_ll->dest_addr +
  766. dest_width * new_len * count;
  767. else
  768. ll->dest_addr = cur_ll->dest_addr;
  769. ll->ch_ctrl = cur_ll->ch_ctrl & 0x7fffffff;
  770. ll->next_dma = 0;
  771. ll->next = NULL;
  772. num_entries--;
  773. count++;
  774. }
  775. } else {
  776. struct pnx4008_dma_ll *ll_old = cur_ll->next;
  777. unsigned long ll_dma_old = cur_ll->next_dma;
  778. while (num_entries) {
  779. if (!ll) {
  780. cur_ll->next =
  781. pnx4008_alloc_ll_entry(&cur_ll->
  782. next_dma);
  783. ll = cur_ll->next;
  784. } else {
  785. ll->next =
  786. pnx4008_alloc_ll_entry(&ll->
  787. next_dma);
  788. ll = ll->next;
  789. }
  790. if (ctrl->si)
  791. ll->src_addr =
  792. cur_ll->src_addr +
  793. src_width * new_len * count;
  794. else
  795. ll->src_addr = cur_ll->src_addr;
  796. if (ctrl->di)
  797. ll->dest_addr =
  798. cur_ll->dest_addr +
  799. dest_width * new_len * count;
  800. else
  801. ll->dest_addr = cur_ll->dest_addr;
  802. ll->ch_ctrl = cur_ll->ch_ctrl & 0x7fffffff;
  803. ll->next_dma = 0;
  804. ll->next = NULL;
  805. num_entries--;
  806. count++;
  807. }
  808. ll->next_dma = ll_dma_old;
  809. ll->next = ll_old;
  810. }
  811. /* adjust last length/tc */
  812. ll->ch_ctrl = cur_ll->ch_ctrl & (~0x7ff);
  813. ll->ch_ctrl |= old_len - new_len * (count - 1);
  814. cur_ll->ch_ctrl &= 0x7fffffff;
  815. }
  816. }
  817. EXPORT_SYMBOL_GPL(pnx4008_dma_split_ll_entry);
  818. int pnx4008_config_channel(int ch, struct pnx4008_dma_config * config)
  819. {
  820. if (!VALID_CHANNEL(ch) || !dma_channels[ch].name)
  821. return -EINVAL;
  822. pnx4008_dma_lock();
  823. __raw_writel(config->src_addr, DMAC_Cx_SRC_ADDR(ch));
  824. __raw_writel(config->dest_addr, DMAC_Cx_DEST_ADDR(ch));
  825. if (config->is_ll)
  826. __raw_writel(config->ll_dma, DMAC_Cx_LLI(ch));
  827. else
  828. __raw_writel(0, DMAC_Cx_LLI(ch));
  829. __raw_writel(config->ch_ctrl, DMAC_Cx_CONTROL(ch));
  830. __raw_writel(config->ch_cfg, DMAC_Cx_CONFIG(ch));
  831. pnx4008_dma_unlock();
  832. return 0;
  833. }
  834. EXPORT_SYMBOL_GPL(pnx4008_config_channel);
  835. int pnx4008_channel_get_config(int ch, struct pnx4008_dma_config * config)
  836. {
  837. if (!VALID_CHANNEL(ch) || !dma_channels[ch].name || !config)
  838. return -EINVAL;
  839. pnx4008_dma_lock();
  840. config->ch_cfg = __raw_readl(DMAC_Cx_CONFIG(ch));
  841. config->ch_ctrl = __raw_readl(DMAC_Cx_CONTROL(ch));
  842. config->ll_dma = __raw_readl(DMAC_Cx_LLI(ch));
  843. config->is_ll = config->ll_dma ? 1 : 0;
  844. config->src_addr = __raw_readl(DMAC_Cx_SRC_ADDR(ch));
  845. config->dest_addr = __raw_readl(DMAC_Cx_DEST_ADDR(ch));
  846. pnx4008_dma_unlock();
  847. return 0;
  848. }
  849. EXPORT_SYMBOL_GPL(pnx4008_channel_get_config);
  850. int pnx4008_dma_ch_enable(int ch)
  851. {
  852. unsigned long ch_cfg;
  853. if (!VALID_CHANNEL(ch) || !dma_channels[ch].name)
  854. return -EINVAL;
  855. pnx4008_dma_lock();
  856. ch_cfg = __raw_readl(DMAC_Cx_CONFIG(ch));
  857. ch_cfg |= 1;
  858. __raw_writel(ch_cfg, DMAC_Cx_CONFIG(ch));
  859. pnx4008_dma_unlock();
  860. return 0;
  861. }
  862. EXPORT_SYMBOL_GPL(pnx4008_dma_ch_enable);
  863. int pnx4008_dma_ch_disable(int ch)
  864. {
  865. unsigned long ch_cfg;
  866. if (!VALID_CHANNEL(ch) || !dma_channels[ch].name)
  867. return -EINVAL;
  868. pnx4008_dma_lock();
  869. ch_cfg = __raw_readl(DMAC_Cx_CONFIG(ch));
  870. ch_cfg &= ~1;
  871. __raw_writel(ch_cfg, DMAC_Cx_CONFIG(ch));
  872. pnx4008_dma_unlock();
  873. return 0;
  874. }
  875. EXPORT_SYMBOL_GPL(pnx4008_dma_ch_disable);
  876. int pnx4008_dma_ch_enabled(int ch)
  877. {
  878. unsigned long ch_cfg;
  879. if (!VALID_CHANNEL(ch) || !dma_channels[ch].name)
  880. return -EINVAL;
  881. pnx4008_dma_lock();
  882. ch_cfg = __raw_readl(DMAC_Cx_CONFIG(ch));
  883. pnx4008_dma_unlock();
  884. return ch_cfg & 1;
  885. }
  886. EXPORT_SYMBOL_GPL(pnx4008_dma_ch_enabled);
  887. static irqreturn_t dma_irq_handler(int irq, void *dev_id, struct pt_regs *regs)
  888. {
  889. int i;
  890. unsigned long dint = __raw_readl(DMAC_INT_STAT);
  891. unsigned long tcint = __raw_readl(DMAC_INT_TC_STAT);
  892. unsigned long eint = __raw_readl(DMAC_INT_ERR_STAT);
  893. unsigned long i_bit;
  894. for (i = MAX_DMA_CHANNELS - 1; i >= 0; i--) {
  895. i_bit = 1 << i;
  896. if (dint & i_bit) {
  897. struct dma_channel *channel = &dma_channels[i];
  898. if (channel->name && channel->irq_handler) {
  899. int cause = 0;
  900. if (eint & i_bit)
  901. cause |= DMA_ERR_INT;
  902. if (tcint & i_bit)
  903. cause |= DMA_TC_INT;
  904. channel->irq_handler(i, cause, channel->data,
  905. regs);
  906. } else {
  907. /*
  908. * IRQ for an unregistered DMA channel
  909. */
  910. printk(KERN_WARNING
  911. "spurious IRQ for DMA channel %d\n", i);
  912. }
  913. if (tcint & i_bit)
  914. __raw_writel(i_bit, DMAC_INT_TC_CLEAR);
  915. if (eint & i_bit)
  916. __raw_writel(i_bit, DMAC_INT_ERR_CLEAR);
  917. }
  918. }
  919. return IRQ_HANDLED;
  920. }
  921. static int __init pnx4008_dma_init(void)
  922. {
  923. int ret, i;
  924. ret = request_irq(DMA_INT, dma_irq_handler, 0, "DMA", NULL);
  925. if (ret) {
  926. printk(KERN_CRIT "Wow! Can't register IRQ for DMA\n");
  927. goto out;
  928. }
  929. ll_pool.count = 0x4000 / sizeof(struct pnx4008_dma_ll);
  930. ll_pool.cur = ll_pool.vaddr =
  931. dma_alloc_coherent(NULL, ll_pool.count * sizeof(struct pnx4008_dma_ll),
  932. &ll_pool.dma_addr, GFP_KERNEL);
  933. if (!ll_pool.vaddr) {
  934. ret = -ENOMEM;
  935. free_irq(DMA_INT, NULL);
  936. goto out;
  937. }
  938. for (i = 0; i < ll_pool.count - 1; i++) {
  939. void **addr = ll_pool.vaddr + i * sizeof(struct pnx4008_dma_ll);
  940. *addr = (void *)addr + sizeof(struct pnx4008_dma_ll);
  941. }
  942. *(long *)(ll_pool.vaddr +
  943. (ll_pool.count - 1) * sizeof(struct pnx4008_dma_ll)) =
  944. (long)ll_pool.vaddr;
  945. __raw_writel(1, DMAC_CONFIG);
  946. out:
  947. return ret;
  948. }
  949. arch_initcall(pnx4008_dma_init);