rt2500pci.c 60 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006
  1. /*
  2. Copyright (C) 2004 - 2008 rt2x00 SourceForge Project
  3. <http://rt2x00.serialmonkey.com>
  4. This program is free software; you can redistribute it and/or modify
  5. it under the terms of the GNU General Public License as published by
  6. the Free Software Foundation; either version 2 of the License, or
  7. (at your option) any later version.
  8. This program is distributed in the hope that it will be useful,
  9. but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. GNU General Public License for more details.
  12. You should have received a copy of the GNU General Public License
  13. along with this program; if not, write to the
  14. Free Software Foundation, Inc.,
  15. 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  16. */
  17. /*
  18. Module: rt2500pci
  19. Abstract: rt2500pci device specific routines.
  20. Supported chipsets: RT2560.
  21. */
  22. #include <linux/delay.h>
  23. #include <linux/etherdevice.h>
  24. #include <linux/init.h>
  25. #include <linux/kernel.h>
  26. #include <linux/module.h>
  27. #include <linux/pci.h>
  28. #include <linux/eeprom_93cx6.h>
  29. #include "rt2x00.h"
  30. #include "rt2x00pci.h"
  31. #include "rt2500pci.h"
  32. /*
  33. * Register access.
  34. * All access to the CSR registers will go through the methods
  35. * rt2x00pci_register_read and rt2x00pci_register_write.
  36. * BBP and RF register require indirect register access,
  37. * and use the CSR registers BBPCSR and RFCSR to achieve this.
  38. * These indirect registers work with busy bits,
  39. * and we will try maximal REGISTER_BUSY_COUNT times to access
  40. * the register while taking a REGISTER_BUSY_DELAY us delay
  41. * between each attampt. When the busy bit is still set at that time,
  42. * the access attempt is considered to have failed,
  43. * and we will print an error.
  44. */
  45. static u32 rt2500pci_bbp_check(struct rt2x00_dev *rt2x00dev)
  46. {
  47. u32 reg;
  48. unsigned int i;
  49. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  50. rt2x00pci_register_read(rt2x00dev, BBPCSR, &reg);
  51. if (!rt2x00_get_field32(reg, BBPCSR_BUSY))
  52. break;
  53. udelay(REGISTER_BUSY_DELAY);
  54. }
  55. return reg;
  56. }
  57. static void rt2500pci_bbp_write(struct rt2x00_dev *rt2x00dev,
  58. const unsigned int word, const u8 value)
  59. {
  60. u32 reg;
  61. mutex_lock(&rt2x00dev->csr_mutex);
  62. /*
  63. * Wait until the BBP becomes ready.
  64. */
  65. reg = rt2500pci_bbp_check(rt2x00dev);
  66. if (rt2x00_get_field32(reg, BBPCSR_BUSY))
  67. goto exit_fail;
  68. /*
  69. * Write the data into the BBP.
  70. */
  71. reg = 0;
  72. rt2x00_set_field32(&reg, BBPCSR_VALUE, value);
  73. rt2x00_set_field32(&reg, BBPCSR_REGNUM, word);
  74. rt2x00_set_field32(&reg, BBPCSR_BUSY, 1);
  75. rt2x00_set_field32(&reg, BBPCSR_WRITE_CONTROL, 1);
  76. rt2x00pci_register_write(rt2x00dev, BBPCSR, reg);
  77. mutex_unlock(&rt2x00dev->csr_mutex);
  78. return;
  79. exit_fail:
  80. mutex_unlock(&rt2x00dev->csr_mutex);
  81. ERROR(rt2x00dev, "BBPCSR register busy. Write failed.\n");
  82. }
  83. static void rt2500pci_bbp_read(struct rt2x00_dev *rt2x00dev,
  84. const unsigned int word, u8 *value)
  85. {
  86. u32 reg;
  87. mutex_lock(&rt2x00dev->csr_mutex);
  88. /*
  89. * Wait until the BBP becomes ready.
  90. */
  91. reg = rt2500pci_bbp_check(rt2x00dev);
  92. if (rt2x00_get_field32(reg, BBPCSR_BUSY))
  93. goto exit_fail;
  94. /*
  95. * Write the request into the BBP.
  96. */
  97. reg = 0;
  98. rt2x00_set_field32(&reg, BBPCSR_REGNUM, word);
  99. rt2x00_set_field32(&reg, BBPCSR_BUSY, 1);
  100. rt2x00_set_field32(&reg, BBPCSR_WRITE_CONTROL, 0);
  101. rt2x00pci_register_write(rt2x00dev, BBPCSR, reg);
  102. /*
  103. * Wait until the BBP becomes ready.
  104. */
  105. reg = rt2500pci_bbp_check(rt2x00dev);
  106. if (rt2x00_get_field32(reg, BBPCSR_BUSY))
  107. goto exit_fail;
  108. *value = rt2x00_get_field32(reg, BBPCSR_VALUE);
  109. mutex_unlock(&rt2x00dev->csr_mutex);
  110. return;
  111. exit_fail:
  112. mutex_unlock(&rt2x00dev->csr_mutex);
  113. ERROR(rt2x00dev, "BBPCSR register busy. Read failed.\n");
  114. *value = 0xff;
  115. }
  116. static void rt2500pci_rf_write(struct rt2x00_dev *rt2x00dev,
  117. const unsigned int word, const u32 value)
  118. {
  119. u32 reg;
  120. unsigned int i;
  121. if (!word)
  122. return;
  123. mutex_lock(&rt2x00dev->csr_mutex);
  124. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  125. rt2x00pci_register_read(rt2x00dev, RFCSR, &reg);
  126. if (!rt2x00_get_field32(reg, RFCSR_BUSY))
  127. goto rf_write;
  128. udelay(REGISTER_BUSY_DELAY);
  129. }
  130. mutex_unlock(&rt2x00dev->csr_mutex);
  131. ERROR(rt2x00dev, "RFCSR register busy. Write failed.\n");
  132. return;
  133. rf_write:
  134. reg = 0;
  135. rt2x00_set_field32(&reg, RFCSR_VALUE, value);
  136. rt2x00_set_field32(&reg, RFCSR_NUMBER_OF_BITS, 20);
  137. rt2x00_set_field32(&reg, RFCSR_IF_SELECT, 0);
  138. rt2x00_set_field32(&reg, RFCSR_BUSY, 1);
  139. rt2x00pci_register_write(rt2x00dev, RFCSR, reg);
  140. rt2x00_rf_write(rt2x00dev, word, value);
  141. mutex_unlock(&rt2x00dev->csr_mutex);
  142. }
  143. static void rt2500pci_eepromregister_read(struct eeprom_93cx6 *eeprom)
  144. {
  145. struct rt2x00_dev *rt2x00dev = eeprom->data;
  146. u32 reg;
  147. rt2x00pci_register_read(rt2x00dev, CSR21, &reg);
  148. eeprom->reg_data_in = !!rt2x00_get_field32(reg, CSR21_EEPROM_DATA_IN);
  149. eeprom->reg_data_out = !!rt2x00_get_field32(reg, CSR21_EEPROM_DATA_OUT);
  150. eeprom->reg_data_clock =
  151. !!rt2x00_get_field32(reg, CSR21_EEPROM_DATA_CLOCK);
  152. eeprom->reg_chip_select =
  153. !!rt2x00_get_field32(reg, CSR21_EEPROM_CHIP_SELECT);
  154. }
  155. static void rt2500pci_eepromregister_write(struct eeprom_93cx6 *eeprom)
  156. {
  157. struct rt2x00_dev *rt2x00dev = eeprom->data;
  158. u32 reg = 0;
  159. rt2x00_set_field32(&reg, CSR21_EEPROM_DATA_IN, !!eeprom->reg_data_in);
  160. rt2x00_set_field32(&reg, CSR21_EEPROM_DATA_OUT, !!eeprom->reg_data_out);
  161. rt2x00_set_field32(&reg, CSR21_EEPROM_DATA_CLOCK,
  162. !!eeprom->reg_data_clock);
  163. rt2x00_set_field32(&reg, CSR21_EEPROM_CHIP_SELECT,
  164. !!eeprom->reg_chip_select);
  165. rt2x00pci_register_write(rt2x00dev, CSR21, reg);
  166. }
  167. #ifdef CONFIG_RT2X00_LIB_DEBUGFS
  168. static const struct rt2x00debug rt2500pci_rt2x00debug = {
  169. .owner = THIS_MODULE,
  170. .csr = {
  171. .read = rt2x00pci_register_read,
  172. .write = rt2x00pci_register_write,
  173. .flags = RT2X00DEBUGFS_OFFSET,
  174. .word_base = CSR_REG_BASE,
  175. .word_size = sizeof(u32),
  176. .word_count = CSR_REG_SIZE / sizeof(u32),
  177. },
  178. .eeprom = {
  179. .read = rt2x00_eeprom_read,
  180. .write = rt2x00_eeprom_write,
  181. .word_base = EEPROM_BASE,
  182. .word_size = sizeof(u16),
  183. .word_count = EEPROM_SIZE / sizeof(u16),
  184. },
  185. .bbp = {
  186. .read = rt2500pci_bbp_read,
  187. .write = rt2500pci_bbp_write,
  188. .word_base = BBP_BASE,
  189. .word_size = sizeof(u8),
  190. .word_count = BBP_SIZE / sizeof(u8),
  191. },
  192. .rf = {
  193. .read = rt2x00_rf_read,
  194. .write = rt2500pci_rf_write,
  195. .word_base = RF_BASE,
  196. .word_size = sizeof(u32),
  197. .word_count = RF_SIZE / sizeof(u32),
  198. },
  199. };
  200. #endif /* CONFIG_RT2X00_LIB_DEBUGFS */
  201. #ifdef CONFIG_RT2X00_LIB_RFKILL
  202. static int rt2500pci_rfkill_poll(struct rt2x00_dev *rt2x00dev)
  203. {
  204. u32 reg;
  205. rt2x00pci_register_read(rt2x00dev, GPIOCSR, &reg);
  206. return rt2x00_get_field32(reg, GPIOCSR_BIT0);
  207. }
  208. #else
  209. #define rt2500pci_rfkill_poll NULL
  210. #endif /* CONFIG_RT2X00_LIB_RFKILL */
  211. #ifdef CONFIG_RT2X00_LIB_LEDS
  212. static void rt2500pci_brightness_set(struct led_classdev *led_cdev,
  213. enum led_brightness brightness)
  214. {
  215. struct rt2x00_led *led =
  216. container_of(led_cdev, struct rt2x00_led, led_dev);
  217. unsigned int enabled = brightness != LED_OFF;
  218. u32 reg;
  219. rt2x00pci_register_read(led->rt2x00dev, LEDCSR, &reg);
  220. if (led->type == LED_TYPE_RADIO || led->type == LED_TYPE_ASSOC)
  221. rt2x00_set_field32(&reg, LEDCSR_LINK, enabled);
  222. else if (led->type == LED_TYPE_ACTIVITY)
  223. rt2x00_set_field32(&reg, LEDCSR_ACTIVITY, enabled);
  224. rt2x00pci_register_write(led->rt2x00dev, LEDCSR, reg);
  225. }
  226. static int rt2500pci_blink_set(struct led_classdev *led_cdev,
  227. unsigned long *delay_on,
  228. unsigned long *delay_off)
  229. {
  230. struct rt2x00_led *led =
  231. container_of(led_cdev, struct rt2x00_led, led_dev);
  232. u32 reg;
  233. rt2x00pci_register_read(led->rt2x00dev, LEDCSR, &reg);
  234. rt2x00_set_field32(&reg, LEDCSR_ON_PERIOD, *delay_on);
  235. rt2x00_set_field32(&reg, LEDCSR_OFF_PERIOD, *delay_off);
  236. rt2x00pci_register_write(led->rt2x00dev, LEDCSR, reg);
  237. return 0;
  238. }
  239. static void rt2500pci_init_led(struct rt2x00_dev *rt2x00dev,
  240. struct rt2x00_led *led,
  241. enum led_type type)
  242. {
  243. led->rt2x00dev = rt2x00dev;
  244. led->type = type;
  245. led->led_dev.brightness_set = rt2500pci_brightness_set;
  246. led->led_dev.blink_set = rt2500pci_blink_set;
  247. led->flags = LED_INITIALIZED;
  248. }
  249. #endif /* CONFIG_RT2X00_LIB_LEDS */
  250. /*
  251. * Configuration handlers.
  252. */
  253. static void rt2500pci_config_filter(struct rt2x00_dev *rt2x00dev,
  254. const unsigned int filter_flags)
  255. {
  256. u32 reg;
  257. /*
  258. * Start configuration steps.
  259. * Note that the version error will always be dropped
  260. * and broadcast frames will always be accepted since
  261. * there is no filter for it at this time.
  262. */
  263. rt2x00pci_register_read(rt2x00dev, RXCSR0, &reg);
  264. rt2x00_set_field32(&reg, RXCSR0_DROP_CRC,
  265. !(filter_flags & FIF_FCSFAIL));
  266. rt2x00_set_field32(&reg, RXCSR0_DROP_PHYSICAL,
  267. !(filter_flags & FIF_PLCPFAIL));
  268. rt2x00_set_field32(&reg, RXCSR0_DROP_CONTROL,
  269. !(filter_flags & FIF_CONTROL));
  270. rt2x00_set_field32(&reg, RXCSR0_DROP_NOT_TO_ME,
  271. !(filter_flags & FIF_PROMISC_IN_BSS));
  272. rt2x00_set_field32(&reg, RXCSR0_DROP_TODS,
  273. !(filter_flags & FIF_PROMISC_IN_BSS) &&
  274. !rt2x00dev->intf_ap_count);
  275. rt2x00_set_field32(&reg, RXCSR0_DROP_VERSION_ERROR, 1);
  276. rt2x00_set_field32(&reg, RXCSR0_DROP_MCAST,
  277. !(filter_flags & FIF_ALLMULTI));
  278. rt2x00_set_field32(&reg, RXCSR0_DROP_BCAST, 0);
  279. rt2x00pci_register_write(rt2x00dev, RXCSR0, reg);
  280. }
  281. static void rt2500pci_config_intf(struct rt2x00_dev *rt2x00dev,
  282. struct rt2x00_intf *intf,
  283. struct rt2x00intf_conf *conf,
  284. const unsigned int flags)
  285. {
  286. struct data_queue *queue = rt2x00queue_get_queue(rt2x00dev, QID_BEACON);
  287. unsigned int bcn_preload;
  288. u32 reg;
  289. if (flags & CONFIG_UPDATE_TYPE) {
  290. /*
  291. * Enable beacon config
  292. */
  293. bcn_preload = PREAMBLE + GET_DURATION(IEEE80211_HEADER, 20);
  294. rt2x00pci_register_read(rt2x00dev, BCNCSR1, &reg);
  295. rt2x00_set_field32(&reg, BCNCSR1_PRELOAD, bcn_preload);
  296. rt2x00_set_field32(&reg, BCNCSR1_BEACON_CWMIN, queue->cw_min);
  297. rt2x00pci_register_write(rt2x00dev, BCNCSR1, reg);
  298. /*
  299. * Enable synchronisation.
  300. */
  301. rt2x00pci_register_read(rt2x00dev, CSR14, &reg);
  302. rt2x00_set_field32(&reg, CSR14_TSF_COUNT, 1);
  303. rt2x00_set_field32(&reg, CSR14_TSF_SYNC, conf->sync);
  304. rt2x00_set_field32(&reg, CSR14_TBCN, 1);
  305. rt2x00pci_register_write(rt2x00dev, CSR14, reg);
  306. }
  307. if (flags & CONFIG_UPDATE_MAC)
  308. rt2x00pci_register_multiwrite(rt2x00dev, CSR3,
  309. conf->mac, sizeof(conf->mac));
  310. if (flags & CONFIG_UPDATE_BSSID)
  311. rt2x00pci_register_multiwrite(rt2x00dev, CSR5,
  312. conf->bssid, sizeof(conf->bssid));
  313. }
  314. static void rt2500pci_config_erp(struct rt2x00_dev *rt2x00dev,
  315. struct rt2x00lib_erp *erp)
  316. {
  317. int preamble_mask;
  318. u32 reg;
  319. /*
  320. * When short preamble is enabled, we should set bit 0x08
  321. */
  322. preamble_mask = erp->short_preamble << 3;
  323. rt2x00pci_register_read(rt2x00dev, TXCSR1, &reg);
  324. rt2x00_set_field32(&reg, TXCSR1_ACK_TIMEOUT,
  325. erp->ack_timeout);
  326. rt2x00_set_field32(&reg, TXCSR1_ACK_CONSUME_TIME,
  327. erp->ack_consume_time);
  328. rt2x00pci_register_write(rt2x00dev, TXCSR1, reg);
  329. rt2x00pci_register_read(rt2x00dev, ARCSR2, &reg);
  330. rt2x00_set_field32(&reg, ARCSR2_SIGNAL, 0x00);
  331. rt2x00_set_field32(&reg, ARCSR2_SERVICE, 0x04);
  332. rt2x00_set_field32(&reg, ARCSR2_LENGTH, GET_DURATION(ACK_SIZE, 10));
  333. rt2x00pci_register_write(rt2x00dev, ARCSR2, reg);
  334. rt2x00pci_register_read(rt2x00dev, ARCSR3, &reg);
  335. rt2x00_set_field32(&reg, ARCSR3_SIGNAL, 0x01 | preamble_mask);
  336. rt2x00_set_field32(&reg, ARCSR3_SERVICE, 0x04);
  337. rt2x00_set_field32(&reg, ARCSR2_LENGTH, GET_DURATION(ACK_SIZE, 20));
  338. rt2x00pci_register_write(rt2x00dev, ARCSR3, reg);
  339. rt2x00pci_register_read(rt2x00dev, ARCSR4, &reg);
  340. rt2x00_set_field32(&reg, ARCSR4_SIGNAL, 0x02 | preamble_mask);
  341. rt2x00_set_field32(&reg, ARCSR4_SERVICE, 0x04);
  342. rt2x00_set_field32(&reg, ARCSR2_LENGTH, GET_DURATION(ACK_SIZE, 55));
  343. rt2x00pci_register_write(rt2x00dev, ARCSR4, reg);
  344. rt2x00pci_register_read(rt2x00dev, ARCSR5, &reg);
  345. rt2x00_set_field32(&reg, ARCSR5_SIGNAL, 0x03 | preamble_mask);
  346. rt2x00_set_field32(&reg, ARCSR5_SERVICE, 0x84);
  347. rt2x00_set_field32(&reg, ARCSR2_LENGTH, GET_DURATION(ACK_SIZE, 110));
  348. rt2x00pci_register_write(rt2x00dev, ARCSR5, reg);
  349. rt2x00pci_register_write(rt2x00dev, ARCSR1, erp->basic_rates);
  350. rt2x00pci_register_read(rt2x00dev, CSR11, &reg);
  351. rt2x00_set_field32(&reg, CSR11_SLOT_TIME, erp->slot_time);
  352. rt2x00pci_register_write(rt2x00dev, CSR11, reg);
  353. rt2x00pci_register_read(rt2x00dev, CSR18, &reg);
  354. rt2x00_set_field32(&reg, CSR18_SIFS, erp->sifs);
  355. rt2x00_set_field32(&reg, CSR18_PIFS, erp->pifs);
  356. rt2x00pci_register_write(rt2x00dev, CSR18, reg);
  357. rt2x00pci_register_read(rt2x00dev, CSR19, &reg);
  358. rt2x00_set_field32(&reg, CSR19_DIFS, erp->difs);
  359. rt2x00_set_field32(&reg, CSR19_EIFS, erp->eifs);
  360. rt2x00pci_register_write(rt2x00dev, CSR19, reg);
  361. }
  362. static void rt2500pci_config_ant(struct rt2x00_dev *rt2x00dev,
  363. struct antenna_setup *ant)
  364. {
  365. u32 reg;
  366. u8 r14;
  367. u8 r2;
  368. /*
  369. * We should never come here because rt2x00lib is supposed
  370. * to catch this and send us the correct antenna explicitely.
  371. */
  372. BUG_ON(ant->rx == ANTENNA_SW_DIVERSITY ||
  373. ant->tx == ANTENNA_SW_DIVERSITY);
  374. rt2x00pci_register_read(rt2x00dev, BBPCSR1, &reg);
  375. rt2500pci_bbp_read(rt2x00dev, 14, &r14);
  376. rt2500pci_bbp_read(rt2x00dev, 2, &r2);
  377. /*
  378. * Configure the TX antenna.
  379. */
  380. switch (ant->tx) {
  381. case ANTENNA_A:
  382. rt2x00_set_field8(&r2, BBP_R2_TX_ANTENNA, 0);
  383. rt2x00_set_field32(&reg, BBPCSR1_CCK, 0);
  384. rt2x00_set_field32(&reg, BBPCSR1_OFDM, 0);
  385. break;
  386. case ANTENNA_B:
  387. default:
  388. rt2x00_set_field8(&r2, BBP_R2_TX_ANTENNA, 2);
  389. rt2x00_set_field32(&reg, BBPCSR1_CCK, 2);
  390. rt2x00_set_field32(&reg, BBPCSR1_OFDM, 2);
  391. break;
  392. }
  393. /*
  394. * Configure the RX antenna.
  395. */
  396. switch (ant->rx) {
  397. case ANTENNA_A:
  398. rt2x00_set_field8(&r14, BBP_R14_RX_ANTENNA, 0);
  399. break;
  400. case ANTENNA_B:
  401. default:
  402. rt2x00_set_field8(&r14, BBP_R14_RX_ANTENNA, 2);
  403. break;
  404. }
  405. /*
  406. * RT2525E and RT5222 need to flip TX I/Q
  407. */
  408. if (rt2x00_rf(&rt2x00dev->chip, RF2525E) ||
  409. rt2x00_rf(&rt2x00dev->chip, RF5222)) {
  410. rt2x00_set_field8(&r2, BBP_R2_TX_IQ_FLIP, 1);
  411. rt2x00_set_field32(&reg, BBPCSR1_CCK_FLIP, 1);
  412. rt2x00_set_field32(&reg, BBPCSR1_OFDM_FLIP, 1);
  413. /*
  414. * RT2525E does not need RX I/Q Flip.
  415. */
  416. if (rt2x00_rf(&rt2x00dev->chip, RF2525E))
  417. rt2x00_set_field8(&r14, BBP_R14_RX_IQ_FLIP, 0);
  418. } else {
  419. rt2x00_set_field32(&reg, BBPCSR1_CCK_FLIP, 0);
  420. rt2x00_set_field32(&reg, BBPCSR1_OFDM_FLIP, 0);
  421. }
  422. rt2x00pci_register_write(rt2x00dev, BBPCSR1, reg);
  423. rt2500pci_bbp_write(rt2x00dev, 14, r14);
  424. rt2500pci_bbp_write(rt2x00dev, 2, r2);
  425. }
  426. static void rt2500pci_config_channel(struct rt2x00_dev *rt2x00dev,
  427. struct rf_channel *rf, const int txpower)
  428. {
  429. u8 r70;
  430. /*
  431. * Set TXpower.
  432. */
  433. rt2x00_set_field32(&rf->rf3, RF3_TXPOWER, TXPOWER_TO_DEV(txpower));
  434. /*
  435. * Switch on tuning bits.
  436. * For RT2523 devices we do not need to update the R1 register.
  437. */
  438. if (!rt2x00_rf(&rt2x00dev->chip, RF2523))
  439. rt2x00_set_field32(&rf->rf1, RF1_TUNER, 1);
  440. rt2x00_set_field32(&rf->rf3, RF3_TUNER, 1);
  441. /*
  442. * For RT2525 we should first set the channel to half band higher.
  443. */
  444. if (rt2x00_rf(&rt2x00dev->chip, RF2525)) {
  445. static const u32 vals[] = {
  446. 0x00080cbe, 0x00080d02, 0x00080d06, 0x00080d0a,
  447. 0x00080d0e, 0x00080d12, 0x00080d16, 0x00080d1a,
  448. 0x00080d1e, 0x00080d22, 0x00080d26, 0x00080d2a,
  449. 0x00080d2e, 0x00080d3a
  450. };
  451. rt2500pci_rf_write(rt2x00dev, 1, rf->rf1);
  452. rt2500pci_rf_write(rt2x00dev, 2, vals[rf->channel - 1]);
  453. rt2500pci_rf_write(rt2x00dev, 3, rf->rf3);
  454. if (rf->rf4)
  455. rt2500pci_rf_write(rt2x00dev, 4, rf->rf4);
  456. }
  457. rt2500pci_rf_write(rt2x00dev, 1, rf->rf1);
  458. rt2500pci_rf_write(rt2x00dev, 2, rf->rf2);
  459. rt2500pci_rf_write(rt2x00dev, 3, rf->rf3);
  460. if (rf->rf4)
  461. rt2500pci_rf_write(rt2x00dev, 4, rf->rf4);
  462. /*
  463. * Channel 14 requires the Japan filter bit to be set.
  464. */
  465. r70 = 0x46;
  466. rt2x00_set_field8(&r70, BBP_R70_JAPAN_FILTER, rf->channel == 14);
  467. rt2500pci_bbp_write(rt2x00dev, 70, r70);
  468. msleep(1);
  469. /*
  470. * Switch off tuning bits.
  471. * For RT2523 devices we do not need to update the R1 register.
  472. */
  473. if (!rt2x00_rf(&rt2x00dev->chip, RF2523)) {
  474. rt2x00_set_field32(&rf->rf1, RF1_TUNER, 0);
  475. rt2500pci_rf_write(rt2x00dev, 1, rf->rf1);
  476. }
  477. rt2x00_set_field32(&rf->rf3, RF3_TUNER, 0);
  478. rt2500pci_rf_write(rt2x00dev, 3, rf->rf3);
  479. /*
  480. * Clear false CRC during channel switch.
  481. */
  482. rt2x00pci_register_read(rt2x00dev, CNT0, &rf->rf1);
  483. }
  484. static void rt2500pci_config_txpower(struct rt2x00_dev *rt2x00dev,
  485. const int txpower)
  486. {
  487. u32 rf3;
  488. rt2x00_rf_read(rt2x00dev, 3, &rf3);
  489. rt2x00_set_field32(&rf3, RF3_TXPOWER, TXPOWER_TO_DEV(txpower));
  490. rt2500pci_rf_write(rt2x00dev, 3, rf3);
  491. }
  492. static void rt2500pci_config_retry_limit(struct rt2x00_dev *rt2x00dev,
  493. struct rt2x00lib_conf *libconf)
  494. {
  495. u32 reg;
  496. rt2x00pci_register_read(rt2x00dev, CSR11, &reg);
  497. rt2x00_set_field32(&reg, CSR11_LONG_RETRY,
  498. libconf->conf->long_frame_max_tx_count);
  499. rt2x00_set_field32(&reg, CSR11_SHORT_RETRY,
  500. libconf->conf->short_frame_max_tx_count);
  501. rt2x00pci_register_write(rt2x00dev, CSR11, reg);
  502. }
  503. static void rt2500pci_config_duration(struct rt2x00_dev *rt2x00dev,
  504. struct rt2x00lib_conf *libconf)
  505. {
  506. u32 reg;
  507. rt2x00pci_register_read(rt2x00dev, TXCSR1, &reg);
  508. rt2x00_set_field32(&reg, TXCSR1_TSF_OFFSET, IEEE80211_HEADER);
  509. rt2x00_set_field32(&reg, TXCSR1_AUTORESPONDER, 1);
  510. rt2x00pci_register_write(rt2x00dev, TXCSR1, reg);
  511. rt2x00pci_register_read(rt2x00dev, CSR12, &reg);
  512. rt2x00_set_field32(&reg, CSR12_BEACON_INTERVAL,
  513. libconf->conf->beacon_int * 16);
  514. rt2x00_set_field32(&reg, CSR12_CFP_MAX_DURATION,
  515. libconf->conf->beacon_int * 16);
  516. rt2x00pci_register_write(rt2x00dev, CSR12, reg);
  517. }
  518. static void rt2500pci_config(struct rt2x00_dev *rt2x00dev,
  519. struct rt2x00lib_conf *libconf,
  520. const unsigned int flags)
  521. {
  522. if (flags & IEEE80211_CONF_CHANGE_CHANNEL)
  523. rt2500pci_config_channel(rt2x00dev, &libconf->rf,
  524. libconf->conf->power_level);
  525. if ((flags & IEEE80211_CONF_CHANGE_POWER) &&
  526. !(flags & IEEE80211_CONF_CHANGE_CHANNEL))
  527. rt2500pci_config_txpower(rt2x00dev,
  528. libconf->conf->power_level);
  529. if (flags & IEEE80211_CONF_CHANGE_RETRY_LIMITS)
  530. rt2500pci_config_retry_limit(rt2x00dev, libconf);
  531. if (flags & IEEE80211_CONF_CHANGE_BEACON_INTERVAL)
  532. rt2500pci_config_duration(rt2x00dev, libconf);
  533. }
  534. /*
  535. * Link tuning
  536. */
  537. static void rt2500pci_link_stats(struct rt2x00_dev *rt2x00dev,
  538. struct link_qual *qual)
  539. {
  540. u32 reg;
  541. /*
  542. * Update FCS error count from register.
  543. */
  544. rt2x00pci_register_read(rt2x00dev, CNT0, &reg);
  545. qual->rx_failed = rt2x00_get_field32(reg, CNT0_FCS_ERROR);
  546. /*
  547. * Update False CCA count from register.
  548. */
  549. rt2x00pci_register_read(rt2x00dev, CNT3, &reg);
  550. qual->false_cca = rt2x00_get_field32(reg, CNT3_FALSE_CCA);
  551. }
  552. static void rt2500pci_reset_tuner(struct rt2x00_dev *rt2x00dev)
  553. {
  554. rt2500pci_bbp_write(rt2x00dev, 17, 0x48);
  555. rt2x00dev->link.vgc_level = 0x48;
  556. }
  557. static void rt2500pci_link_tuner(struct rt2x00_dev *rt2x00dev)
  558. {
  559. int rssi = rt2x00_get_link_rssi(&rt2x00dev->link);
  560. u8 r17;
  561. /*
  562. * To prevent collisions with MAC ASIC on chipsets
  563. * up to version C the link tuning should halt after 20
  564. * seconds while being associated.
  565. */
  566. if (rt2x00_rev(&rt2x00dev->chip) < RT2560_VERSION_D &&
  567. rt2x00dev->intf_associated &&
  568. rt2x00dev->link.count > 20)
  569. return;
  570. rt2500pci_bbp_read(rt2x00dev, 17, &r17);
  571. /*
  572. * Chipset versions C and lower should directly continue
  573. * to the dynamic CCA tuning. Chipset version D and higher
  574. * should go straight to dynamic CCA tuning when they
  575. * are not associated.
  576. */
  577. if (rt2x00_rev(&rt2x00dev->chip) < RT2560_VERSION_D ||
  578. !rt2x00dev->intf_associated)
  579. goto dynamic_cca_tune;
  580. /*
  581. * A too low RSSI will cause too much false CCA which will
  582. * then corrupt the R17 tuning. To remidy this the tuning should
  583. * be stopped (While making sure the R17 value will not exceed limits)
  584. */
  585. if (rssi < -80 && rt2x00dev->link.count > 20) {
  586. if (r17 >= 0x41) {
  587. r17 = rt2x00dev->link.vgc_level;
  588. rt2500pci_bbp_write(rt2x00dev, 17, r17);
  589. }
  590. return;
  591. }
  592. /*
  593. * Special big-R17 for short distance
  594. */
  595. if (rssi >= -58) {
  596. if (r17 != 0x50)
  597. rt2500pci_bbp_write(rt2x00dev, 17, 0x50);
  598. return;
  599. }
  600. /*
  601. * Special mid-R17 for middle distance
  602. */
  603. if (rssi >= -74) {
  604. if (r17 != 0x41)
  605. rt2500pci_bbp_write(rt2x00dev, 17, 0x41);
  606. return;
  607. }
  608. /*
  609. * Leave short or middle distance condition, restore r17
  610. * to the dynamic tuning range.
  611. */
  612. if (r17 >= 0x41) {
  613. rt2500pci_bbp_write(rt2x00dev, 17, rt2x00dev->link.vgc_level);
  614. return;
  615. }
  616. dynamic_cca_tune:
  617. /*
  618. * R17 is inside the dynamic tuning range,
  619. * start tuning the link based on the false cca counter.
  620. */
  621. if (rt2x00dev->link.qual.false_cca > 512 && r17 < 0x40) {
  622. rt2500pci_bbp_write(rt2x00dev, 17, ++r17);
  623. rt2x00dev->link.vgc_level = r17;
  624. } else if (rt2x00dev->link.qual.false_cca < 100 && r17 > 0x32) {
  625. rt2500pci_bbp_write(rt2x00dev, 17, --r17);
  626. rt2x00dev->link.vgc_level = r17;
  627. }
  628. }
  629. /*
  630. * Initialization functions.
  631. */
  632. static bool rt2500pci_get_entry_state(struct queue_entry *entry)
  633. {
  634. struct queue_entry_priv_pci *entry_priv = entry->priv_data;
  635. u32 word;
  636. if (entry->queue->qid == QID_RX) {
  637. rt2x00_desc_read(entry_priv->desc, 0, &word);
  638. return rt2x00_get_field32(word, RXD_W0_OWNER_NIC);
  639. } else {
  640. rt2x00_desc_read(entry_priv->desc, 0, &word);
  641. return (rt2x00_get_field32(word, TXD_W0_OWNER_NIC) ||
  642. rt2x00_get_field32(word, TXD_W0_VALID));
  643. }
  644. }
  645. static void rt2500pci_clear_entry(struct queue_entry *entry)
  646. {
  647. struct queue_entry_priv_pci *entry_priv = entry->priv_data;
  648. struct skb_frame_desc *skbdesc = get_skb_frame_desc(entry->skb);
  649. u32 word;
  650. if (entry->queue->qid == QID_RX) {
  651. rt2x00_desc_read(entry_priv->desc, 1, &word);
  652. rt2x00_set_field32(&word, RXD_W1_BUFFER_ADDRESS, skbdesc->skb_dma);
  653. rt2x00_desc_write(entry_priv->desc, 1, word);
  654. rt2x00_desc_read(entry_priv->desc, 0, &word);
  655. rt2x00_set_field32(&word, RXD_W0_OWNER_NIC, 1);
  656. rt2x00_desc_write(entry_priv->desc, 0, word);
  657. } else {
  658. rt2x00_desc_read(entry_priv->desc, 0, &word);
  659. rt2x00_set_field32(&word, TXD_W0_VALID, 0);
  660. rt2x00_set_field32(&word, TXD_W0_OWNER_NIC, 0);
  661. rt2x00_desc_write(entry_priv->desc, 0, word);
  662. }
  663. }
  664. static int rt2500pci_init_queues(struct rt2x00_dev *rt2x00dev)
  665. {
  666. struct queue_entry_priv_pci *entry_priv;
  667. u32 reg;
  668. /*
  669. * Initialize registers.
  670. */
  671. rt2x00pci_register_read(rt2x00dev, TXCSR2, &reg);
  672. rt2x00_set_field32(&reg, TXCSR2_TXD_SIZE, rt2x00dev->tx[0].desc_size);
  673. rt2x00_set_field32(&reg, TXCSR2_NUM_TXD, rt2x00dev->tx[1].limit);
  674. rt2x00_set_field32(&reg, TXCSR2_NUM_ATIM, rt2x00dev->bcn[1].limit);
  675. rt2x00_set_field32(&reg, TXCSR2_NUM_PRIO, rt2x00dev->tx[0].limit);
  676. rt2x00pci_register_write(rt2x00dev, TXCSR2, reg);
  677. entry_priv = rt2x00dev->tx[1].entries[0].priv_data;
  678. rt2x00pci_register_read(rt2x00dev, TXCSR3, &reg);
  679. rt2x00_set_field32(&reg, TXCSR3_TX_RING_REGISTER,
  680. entry_priv->desc_dma);
  681. rt2x00pci_register_write(rt2x00dev, TXCSR3, reg);
  682. entry_priv = rt2x00dev->tx[0].entries[0].priv_data;
  683. rt2x00pci_register_read(rt2x00dev, TXCSR5, &reg);
  684. rt2x00_set_field32(&reg, TXCSR5_PRIO_RING_REGISTER,
  685. entry_priv->desc_dma);
  686. rt2x00pci_register_write(rt2x00dev, TXCSR5, reg);
  687. entry_priv = rt2x00dev->bcn[1].entries[0].priv_data;
  688. rt2x00pci_register_read(rt2x00dev, TXCSR4, &reg);
  689. rt2x00_set_field32(&reg, TXCSR4_ATIM_RING_REGISTER,
  690. entry_priv->desc_dma);
  691. rt2x00pci_register_write(rt2x00dev, TXCSR4, reg);
  692. entry_priv = rt2x00dev->bcn[0].entries[0].priv_data;
  693. rt2x00pci_register_read(rt2x00dev, TXCSR6, &reg);
  694. rt2x00_set_field32(&reg, TXCSR6_BEACON_RING_REGISTER,
  695. entry_priv->desc_dma);
  696. rt2x00pci_register_write(rt2x00dev, TXCSR6, reg);
  697. rt2x00pci_register_read(rt2x00dev, RXCSR1, &reg);
  698. rt2x00_set_field32(&reg, RXCSR1_RXD_SIZE, rt2x00dev->rx->desc_size);
  699. rt2x00_set_field32(&reg, RXCSR1_NUM_RXD, rt2x00dev->rx->limit);
  700. rt2x00pci_register_write(rt2x00dev, RXCSR1, reg);
  701. entry_priv = rt2x00dev->rx->entries[0].priv_data;
  702. rt2x00pci_register_read(rt2x00dev, RXCSR2, &reg);
  703. rt2x00_set_field32(&reg, RXCSR2_RX_RING_REGISTER,
  704. entry_priv->desc_dma);
  705. rt2x00pci_register_write(rt2x00dev, RXCSR2, reg);
  706. return 0;
  707. }
  708. static int rt2500pci_init_registers(struct rt2x00_dev *rt2x00dev)
  709. {
  710. u32 reg;
  711. rt2x00pci_register_write(rt2x00dev, PSCSR0, 0x00020002);
  712. rt2x00pci_register_write(rt2x00dev, PSCSR1, 0x00000002);
  713. rt2x00pci_register_write(rt2x00dev, PSCSR2, 0x00020002);
  714. rt2x00pci_register_write(rt2x00dev, PSCSR3, 0x00000002);
  715. rt2x00pci_register_read(rt2x00dev, TIMECSR, &reg);
  716. rt2x00_set_field32(&reg, TIMECSR_US_COUNT, 33);
  717. rt2x00_set_field32(&reg, TIMECSR_US_64_COUNT, 63);
  718. rt2x00_set_field32(&reg, TIMECSR_BEACON_EXPECT, 0);
  719. rt2x00pci_register_write(rt2x00dev, TIMECSR, reg);
  720. rt2x00pci_register_read(rt2x00dev, CSR9, &reg);
  721. rt2x00_set_field32(&reg, CSR9_MAX_FRAME_UNIT,
  722. rt2x00dev->rx->data_size / 128);
  723. rt2x00pci_register_write(rt2x00dev, CSR9, reg);
  724. /*
  725. * Always use CWmin and CWmax set in descriptor.
  726. */
  727. rt2x00pci_register_read(rt2x00dev, CSR11, &reg);
  728. rt2x00_set_field32(&reg, CSR11_CW_SELECT, 0);
  729. rt2x00pci_register_write(rt2x00dev, CSR11, reg);
  730. rt2x00pci_register_read(rt2x00dev, CSR14, &reg);
  731. rt2x00_set_field32(&reg, CSR14_TSF_COUNT, 0);
  732. rt2x00_set_field32(&reg, CSR14_TSF_SYNC, 0);
  733. rt2x00_set_field32(&reg, CSR14_TBCN, 0);
  734. rt2x00_set_field32(&reg, CSR14_TCFP, 0);
  735. rt2x00_set_field32(&reg, CSR14_TATIMW, 0);
  736. rt2x00_set_field32(&reg, CSR14_BEACON_GEN, 0);
  737. rt2x00_set_field32(&reg, CSR14_CFP_COUNT_PRELOAD, 0);
  738. rt2x00_set_field32(&reg, CSR14_TBCM_PRELOAD, 0);
  739. rt2x00pci_register_write(rt2x00dev, CSR14, reg);
  740. rt2x00pci_register_write(rt2x00dev, CNT3, 0);
  741. rt2x00pci_register_read(rt2x00dev, TXCSR8, &reg);
  742. rt2x00_set_field32(&reg, TXCSR8_BBP_ID0, 10);
  743. rt2x00_set_field32(&reg, TXCSR8_BBP_ID0_VALID, 1);
  744. rt2x00_set_field32(&reg, TXCSR8_BBP_ID1, 11);
  745. rt2x00_set_field32(&reg, TXCSR8_BBP_ID1_VALID, 1);
  746. rt2x00_set_field32(&reg, TXCSR8_BBP_ID2, 13);
  747. rt2x00_set_field32(&reg, TXCSR8_BBP_ID2_VALID, 1);
  748. rt2x00_set_field32(&reg, TXCSR8_BBP_ID3, 12);
  749. rt2x00_set_field32(&reg, TXCSR8_BBP_ID3_VALID, 1);
  750. rt2x00pci_register_write(rt2x00dev, TXCSR8, reg);
  751. rt2x00pci_register_read(rt2x00dev, ARTCSR0, &reg);
  752. rt2x00_set_field32(&reg, ARTCSR0_ACK_CTS_1MBS, 112);
  753. rt2x00_set_field32(&reg, ARTCSR0_ACK_CTS_2MBS, 56);
  754. rt2x00_set_field32(&reg, ARTCSR0_ACK_CTS_5_5MBS, 20);
  755. rt2x00_set_field32(&reg, ARTCSR0_ACK_CTS_11MBS, 10);
  756. rt2x00pci_register_write(rt2x00dev, ARTCSR0, reg);
  757. rt2x00pci_register_read(rt2x00dev, ARTCSR1, &reg);
  758. rt2x00_set_field32(&reg, ARTCSR1_ACK_CTS_6MBS, 45);
  759. rt2x00_set_field32(&reg, ARTCSR1_ACK_CTS_9MBS, 37);
  760. rt2x00_set_field32(&reg, ARTCSR1_ACK_CTS_12MBS, 33);
  761. rt2x00_set_field32(&reg, ARTCSR1_ACK_CTS_18MBS, 29);
  762. rt2x00pci_register_write(rt2x00dev, ARTCSR1, reg);
  763. rt2x00pci_register_read(rt2x00dev, ARTCSR2, &reg);
  764. rt2x00_set_field32(&reg, ARTCSR2_ACK_CTS_24MBS, 29);
  765. rt2x00_set_field32(&reg, ARTCSR2_ACK_CTS_36MBS, 25);
  766. rt2x00_set_field32(&reg, ARTCSR2_ACK_CTS_48MBS, 25);
  767. rt2x00_set_field32(&reg, ARTCSR2_ACK_CTS_54MBS, 25);
  768. rt2x00pci_register_write(rt2x00dev, ARTCSR2, reg);
  769. rt2x00pci_register_read(rt2x00dev, RXCSR3, &reg);
  770. rt2x00_set_field32(&reg, RXCSR3_BBP_ID0, 47); /* CCK Signal */
  771. rt2x00_set_field32(&reg, RXCSR3_BBP_ID0_VALID, 1);
  772. rt2x00_set_field32(&reg, RXCSR3_BBP_ID1, 51); /* Rssi */
  773. rt2x00_set_field32(&reg, RXCSR3_BBP_ID1_VALID, 1);
  774. rt2x00_set_field32(&reg, RXCSR3_BBP_ID2, 42); /* OFDM Rate */
  775. rt2x00_set_field32(&reg, RXCSR3_BBP_ID2_VALID, 1);
  776. rt2x00_set_field32(&reg, RXCSR3_BBP_ID3, 51); /* RSSI */
  777. rt2x00_set_field32(&reg, RXCSR3_BBP_ID3_VALID, 1);
  778. rt2x00pci_register_write(rt2x00dev, RXCSR3, reg);
  779. rt2x00pci_register_read(rt2x00dev, PCICSR, &reg);
  780. rt2x00_set_field32(&reg, PCICSR_BIG_ENDIAN, 0);
  781. rt2x00_set_field32(&reg, PCICSR_RX_TRESHOLD, 0);
  782. rt2x00_set_field32(&reg, PCICSR_TX_TRESHOLD, 3);
  783. rt2x00_set_field32(&reg, PCICSR_BURST_LENTH, 1);
  784. rt2x00_set_field32(&reg, PCICSR_ENABLE_CLK, 1);
  785. rt2x00_set_field32(&reg, PCICSR_READ_MULTIPLE, 1);
  786. rt2x00_set_field32(&reg, PCICSR_WRITE_INVALID, 1);
  787. rt2x00pci_register_write(rt2x00dev, PCICSR, reg);
  788. rt2x00pci_register_write(rt2x00dev, PWRCSR0, 0x3f3b3100);
  789. rt2x00pci_register_write(rt2x00dev, GPIOCSR, 0x0000ff00);
  790. rt2x00pci_register_write(rt2x00dev, TESTCSR, 0x000000f0);
  791. if (rt2x00dev->ops->lib->set_device_state(rt2x00dev, STATE_AWAKE))
  792. return -EBUSY;
  793. rt2x00pci_register_write(rt2x00dev, MACCSR0, 0x00213223);
  794. rt2x00pci_register_write(rt2x00dev, MACCSR1, 0x00235518);
  795. rt2x00pci_register_read(rt2x00dev, MACCSR2, &reg);
  796. rt2x00_set_field32(&reg, MACCSR2_DELAY, 64);
  797. rt2x00pci_register_write(rt2x00dev, MACCSR2, reg);
  798. rt2x00pci_register_read(rt2x00dev, RALINKCSR, &reg);
  799. rt2x00_set_field32(&reg, RALINKCSR_AR_BBP_DATA0, 17);
  800. rt2x00_set_field32(&reg, RALINKCSR_AR_BBP_ID0, 26);
  801. rt2x00_set_field32(&reg, RALINKCSR_AR_BBP_VALID0, 1);
  802. rt2x00_set_field32(&reg, RALINKCSR_AR_BBP_DATA1, 0);
  803. rt2x00_set_field32(&reg, RALINKCSR_AR_BBP_ID1, 26);
  804. rt2x00_set_field32(&reg, RALINKCSR_AR_BBP_VALID1, 1);
  805. rt2x00pci_register_write(rt2x00dev, RALINKCSR, reg);
  806. rt2x00pci_register_write(rt2x00dev, BBPCSR1, 0x82188200);
  807. rt2x00pci_register_write(rt2x00dev, TXACKCSR0, 0x00000020);
  808. rt2x00pci_register_read(rt2x00dev, CSR1, &reg);
  809. rt2x00_set_field32(&reg, CSR1_SOFT_RESET, 1);
  810. rt2x00_set_field32(&reg, CSR1_BBP_RESET, 0);
  811. rt2x00_set_field32(&reg, CSR1_HOST_READY, 0);
  812. rt2x00pci_register_write(rt2x00dev, CSR1, reg);
  813. rt2x00pci_register_read(rt2x00dev, CSR1, &reg);
  814. rt2x00_set_field32(&reg, CSR1_SOFT_RESET, 0);
  815. rt2x00_set_field32(&reg, CSR1_HOST_READY, 1);
  816. rt2x00pci_register_write(rt2x00dev, CSR1, reg);
  817. /*
  818. * We must clear the FCS and FIFO error count.
  819. * These registers are cleared on read,
  820. * so we may pass a useless variable to store the value.
  821. */
  822. rt2x00pci_register_read(rt2x00dev, CNT0, &reg);
  823. rt2x00pci_register_read(rt2x00dev, CNT4, &reg);
  824. return 0;
  825. }
  826. static int rt2500pci_wait_bbp_ready(struct rt2x00_dev *rt2x00dev)
  827. {
  828. unsigned int i;
  829. u8 value;
  830. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  831. rt2500pci_bbp_read(rt2x00dev, 0, &value);
  832. if ((value != 0xff) && (value != 0x00))
  833. return 0;
  834. udelay(REGISTER_BUSY_DELAY);
  835. }
  836. ERROR(rt2x00dev, "BBP register access failed, aborting.\n");
  837. return -EACCES;
  838. }
  839. static int rt2500pci_init_bbp(struct rt2x00_dev *rt2x00dev)
  840. {
  841. unsigned int i;
  842. u16 eeprom;
  843. u8 reg_id;
  844. u8 value;
  845. if (unlikely(rt2500pci_wait_bbp_ready(rt2x00dev)))
  846. return -EACCES;
  847. rt2500pci_bbp_write(rt2x00dev, 3, 0x02);
  848. rt2500pci_bbp_write(rt2x00dev, 4, 0x19);
  849. rt2500pci_bbp_write(rt2x00dev, 14, 0x1c);
  850. rt2500pci_bbp_write(rt2x00dev, 15, 0x30);
  851. rt2500pci_bbp_write(rt2x00dev, 16, 0xac);
  852. rt2500pci_bbp_write(rt2x00dev, 18, 0x18);
  853. rt2500pci_bbp_write(rt2x00dev, 19, 0xff);
  854. rt2500pci_bbp_write(rt2x00dev, 20, 0x1e);
  855. rt2500pci_bbp_write(rt2x00dev, 21, 0x08);
  856. rt2500pci_bbp_write(rt2x00dev, 22, 0x08);
  857. rt2500pci_bbp_write(rt2x00dev, 23, 0x08);
  858. rt2500pci_bbp_write(rt2x00dev, 24, 0x70);
  859. rt2500pci_bbp_write(rt2x00dev, 25, 0x40);
  860. rt2500pci_bbp_write(rt2x00dev, 26, 0x08);
  861. rt2500pci_bbp_write(rt2x00dev, 27, 0x23);
  862. rt2500pci_bbp_write(rt2x00dev, 30, 0x10);
  863. rt2500pci_bbp_write(rt2x00dev, 31, 0x2b);
  864. rt2500pci_bbp_write(rt2x00dev, 32, 0xb9);
  865. rt2500pci_bbp_write(rt2x00dev, 34, 0x12);
  866. rt2500pci_bbp_write(rt2x00dev, 35, 0x50);
  867. rt2500pci_bbp_write(rt2x00dev, 39, 0xc4);
  868. rt2500pci_bbp_write(rt2x00dev, 40, 0x02);
  869. rt2500pci_bbp_write(rt2x00dev, 41, 0x60);
  870. rt2500pci_bbp_write(rt2x00dev, 53, 0x10);
  871. rt2500pci_bbp_write(rt2x00dev, 54, 0x18);
  872. rt2500pci_bbp_write(rt2x00dev, 56, 0x08);
  873. rt2500pci_bbp_write(rt2x00dev, 57, 0x10);
  874. rt2500pci_bbp_write(rt2x00dev, 58, 0x08);
  875. rt2500pci_bbp_write(rt2x00dev, 61, 0x6d);
  876. rt2500pci_bbp_write(rt2x00dev, 62, 0x10);
  877. for (i = 0; i < EEPROM_BBP_SIZE; i++) {
  878. rt2x00_eeprom_read(rt2x00dev, EEPROM_BBP_START + i, &eeprom);
  879. if (eeprom != 0xffff && eeprom != 0x0000) {
  880. reg_id = rt2x00_get_field16(eeprom, EEPROM_BBP_REG_ID);
  881. value = rt2x00_get_field16(eeprom, EEPROM_BBP_VALUE);
  882. rt2500pci_bbp_write(rt2x00dev, reg_id, value);
  883. }
  884. }
  885. return 0;
  886. }
  887. /*
  888. * Device state switch handlers.
  889. */
  890. static void rt2500pci_toggle_rx(struct rt2x00_dev *rt2x00dev,
  891. enum dev_state state)
  892. {
  893. u32 reg;
  894. rt2x00pci_register_read(rt2x00dev, RXCSR0, &reg);
  895. rt2x00_set_field32(&reg, RXCSR0_DISABLE_RX,
  896. (state == STATE_RADIO_RX_OFF) ||
  897. (state == STATE_RADIO_RX_OFF_LINK));
  898. rt2x00pci_register_write(rt2x00dev, RXCSR0, reg);
  899. }
  900. static void rt2500pci_toggle_irq(struct rt2x00_dev *rt2x00dev,
  901. enum dev_state state)
  902. {
  903. int mask = (state == STATE_RADIO_IRQ_OFF);
  904. u32 reg;
  905. /*
  906. * When interrupts are being enabled, the interrupt registers
  907. * should clear the register to assure a clean state.
  908. */
  909. if (state == STATE_RADIO_IRQ_ON) {
  910. rt2x00pci_register_read(rt2x00dev, CSR7, &reg);
  911. rt2x00pci_register_write(rt2x00dev, CSR7, reg);
  912. }
  913. /*
  914. * Only toggle the interrupts bits we are going to use.
  915. * Non-checked interrupt bits are disabled by default.
  916. */
  917. rt2x00pci_register_read(rt2x00dev, CSR8, &reg);
  918. rt2x00_set_field32(&reg, CSR8_TBCN_EXPIRE, mask);
  919. rt2x00_set_field32(&reg, CSR8_TXDONE_TXRING, mask);
  920. rt2x00_set_field32(&reg, CSR8_TXDONE_ATIMRING, mask);
  921. rt2x00_set_field32(&reg, CSR8_TXDONE_PRIORING, mask);
  922. rt2x00_set_field32(&reg, CSR8_RXDONE, mask);
  923. rt2x00pci_register_write(rt2x00dev, CSR8, reg);
  924. }
  925. static int rt2500pci_enable_radio(struct rt2x00_dev *rt2x00dev)
  926. {
  927. /*
  928. * Initialize all registers.
  929. */
  930. if (unlikely(rt2500pci_init_queues(rt2x00dev) ||
  931. rt2500pci_init_registers(rt2x00dev) ||
  932. rt2500pci_init_bbp(rt2x00dev)))
  933. return -EIO;
  934. return 0;
  935. }
  936. static void rt2500pci_disable_radio(struct rt2x00_dev *rt2x00dev)
  937. {
  938. u32 reg;
  939. rt2x00pci_register_write(rt2x00dev, PWRCSR0, 0);
  940. /*
  941. * Disable synchronisation.
  942. */
  943. rt2x00pci_register_write(rt2x00dev, CSR14, 0);
  944. /*
  945. * Cancel RX and TX.
  946. */
  947. rt2x00pci_register_read(rt2x00dev, TXCSR0, &reg);
  948. rt2x00_set_field32(&reg, TXCSR0_ABORT, 1);
  949. rt2x00pci_register_write(rt2x00dev, TXCSR0, reg);
  950. }
  951. static int rt2500pci_set_state(struct rt2x00_dev *rt2x00dev,
  952. enum dev_state state)
  953. {
  954. u32 reg;
  955. unsigned int i;
  956. char put_to_sleep;
  957. char bbp_state;
  958. char rf_state;
  959. put_to_sleep = (state != STATE_AWAKE);
  960. rt2x00pci_register_read(rt2x00dev, PWRCSR1, &reg);
  961. rt2x00_set_field32(&reg, PWRCSR1_SET_STATE, 1);
  962. rt2x00_set_field32(&reg, PWRCSR1_BBP_DESIRE_STATE, state);
  963. rt2x00_set_field32(&reg, PWRCSR1_RF_DESIRE_STATE, state);
  964. rt2x00_set_field32(&reg, PWRCSR1_PUT_TO_SLEEP, put_to_sleep);
  965. rt2x00pci_register_write(rt2x00dev, PWRCSR1, reg);
  966. /*
  967. * Device is not guaranteed to be in the requested state yet.
  968. * We must wait until the register indicates that the
  969. * device has entered the correct state.
  970. */
  971. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  972. rt2x00pci_register_read(rt2x00dev, PWRCSR1, &reg);
  973. bbp_state = rt2x00_get_field32(reg, PWRCSR1_BBP_CURR_STATE);
  974. rf_state = rt2x00_get_field32(reg, PWRCSR1_RF_CURR_STATE);
  975. if (bbp_state == state && rf_state == state)
  976. return 0;
  977. msleep(10);
  978. }
  979. return -EBUSY;
  980. }
  981. static int rt2500pci_set_device_state(struct rt2x00_dev *rt2x00dev,
  982. enum dev_state state)
  983. {
  984. int retval = 0;
  985. switch (state) {
  986. case STATE_RADIO_ON:
  987. retval = rt2500pci_enable_radio(rt2x00dev);
  988. break;
  989. case STATE_RADIO_OFF:
  990. rt2500pci_disable_radio(rt2x00dev);
  991. break;
  992. case STATE_RADIO_RX_ON:
  993. case STATE_RADIO_RX_ON_LINK:
  994. case STATE_RADIO_RX_OFF:
  995. case STATE_RADIO_RX_OFF_LINK:
  996. rt2500pci_toggle_rx(rt2x00dev, state);
  997. break;
  998. case STATE_RADIO_IRQ_ON:
  999. case STATE_RADIO_IRQ_OFF:
  1000. rt2500pci_toggle_irq(rt2x00dev, state);
  1001. break;
  1002. case STATE_DEEP_SLEEP:
  1003. case STATE_SLEEP:
  1004. case STATE_STANDBY:
  1005. case STATE_AWAKE:
  1006. retval = rt2500pci_set_state(rt2x00dev, state);
  1007. break;
  1008. default:
  1009. retval = -ENOTSUPP;
  1010. break;
  1011. }
  1012. if (unlikely(retval))
  1013. ERROR(rt2x00dev, "Device failed to enter state %d (%d).\n",
  1014. state, retval);
  1015. return retval;
  1016. }
  1017. /*
  1018. * TX descriptor initialization
  1019. */
  1020. static void rt2500pci_write_tx_desc(struct rt2x00_dev *rt2x00dev,
  1021. struct sk_buff *skb,
  1022. struct txentry_desc *txdesc)
  1023. {
  1024. struct skb_frame_desc *skbdesc = get_skb_frame_desc(skb);
  1025. struct queue_entry_priv_pci *entry_priv = skbdesc->entry->priv_data;
  1026. __le32 *txd = skbdesc->desc;
  1027. u32 word;
  1028. /*
  1029. * Start writing the descriptor words.
  1030. */
  1031. rt2x00_desc_read(entry_priv->desc, 1, &word);
  1032. rt2x00_set_field32(&word, TXD_W1_BUFFER_ADDRESS, skbdesc->skb_dma);
  1033. rt2x00_desc_write(entry_priv->desc, 1, word);
  1034. rt2x00_desc_read(txd, 2, &word);
  1035. rt2x00_set_field32(&word, TXD_W2_IV_OFFSET, IEEE80211_HEADER);
  1036. rt2x00_set_field32(&word, TXD_W2_AIFS, txdesc->aifs);
  1037. rt2x00_set_field32(&word, TXD_W2_CWMIN, txdesc->cw_min);
  1038. rt2x00_set_field32(&word, TXD_W2_CWMAX, txdesc->cw_max);
  1039. rt2x00_desc_write(txd, 2, word);
  1040. rt2x00_desc_read(txd, 3, &word);
  1041. rt2x00_set_field32(&word, TXD_W3_PLCP_SIGNAL, txdesc->signal);
  1042. rt2x00_set_field32(&word, TXD_W3_PLCP_SERVICE, txdesc->service);
  1043. rt2x00_set_field32(&word, TXD_W3_PLCP_LENGTH_LOW, txdesc->length_low);
  1044. rt2x00_set_field32(&word, TXD_W3_PLCP_LENGTH_HIGH, txdesc->length_high);
  1045. rt2x00_desc_write(txd, 3, word);
  1046. rt2x00_desc_read(txd, 10, &word);
  1047. rt2x00_set_field32(&word, TXD_W10_RTS,
  1048. test_bit(ENTRY_TXD_RTS_FRAME, &txdesc->flags));
  1049. rt2x00_desc_write(txd, 10, word);
  1050. rt2x00_desc_read(txd, 0, &word);
  1051. rt2x00_set_field32(&word, TXD_W0_OWNER_NIC, 1);
  1052. rt2x00_set_field32(&word, TXD_W0_VALID, 1);
  1053. rt2x00_set_field32(&word, TXD_W0_MORE_FRAG,
  1054. test_bit(ENTRY_TXD_MORE_FRAG, &txdesc->flags));
  1055. rt2x00_set_field32(&word, TXD_W0_ACK,
  1056. test_bit(ENTRY_TXD_ACK, &txdesc->flags));
  1057. rt2x00_set_field32(&word, TXD_W0_TIMESTAMP,
  1058. test_bit(ENTRY_TXD_REQ_TIMESTAMP, &txdesc->flags));
  1059. rt2x00_set_field32(&word, TXD_W0_OFDM,
  1060. test_bit(ENTRY_TXD_OFDM_RATE, &txdesc->flags));
  1061. rt2x00_set_field32(&word, TXD_W0_CIPHER_OWNER, 1);
  1062. rt2x00_set_field32(&word, TXD_W0_IFS, txdesc->ifs);
  1063. rt2x00_set_field32(&word, TXD_W0_RETRY_MODE,
  1064. test_bit(ENTRY_TXD_RETRY_MODE, &txdesc->flags));
  1065. rt2x00_set_field32(&word, TXD_W0_DATABYTE_COUNT, skb->len);
  1066. rt2x00_set_field32(&word, TXD_W0_CIPHER_ALG, CIPHER_NONE);
  1067. rt2x00_desc_write(txd, 0, word);
  1068. }
  1069. /*
  1070. * TX data initialization
  1071. */
  1072. static void rt2500pci_write_beacon(struct queue_entry *entry)
  1073. {
  1074. struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev;
  1075. struct queue_entry_priv_pci *entry_priv = entry->priv_data;
  1076. struct skb_frame_desc *skbdesc = get_skb_frame_desc(entry->skb);
  1077. u32 word;
  1078. u32 reg;
  1079. /*
  1080. * Disable beaconing while we are reloading the beacon data,
  1081. * otherwise we might be sending out invalid data.
  1082. */
  1083. rt2x00pci_register_read(rt2x00dev, CSR14, &reg);
  1084. rt2x00_set_field32(&reg, CSR14_TSF_COUNT, 0);
  1085. rt2x00_set_field32(&reg, CSR14_TBCN, 0);
  1086. rt2x00_set_field32(&reg, CSR14_BEACON_GEN, 0);
  1087. rt2x00pci_register_write(rt2x00dev, CSR14, reg);
  1088. /*
  1089. * Replace rt2x00lib allocated descriptor with the
  1090. * pointer to the _real_ hardware descriptor.
  1091. * After that, map the beacon to DMA and update the
  1092. * descriptor.
  1093. */
  1094. memcpy(entry_priv->desc, skbdesc->desc, skbdesc->desc_len);
  1095. skbdesc->desc = entry_priv->desc;
  1096. rt2x00queue_map_txskb(rt2x00dev, entry->skb);
  1097. rt2x00_desc_read(entry_priv->desc, 1, &word);
  1098. rt2x00_set_field32(&word, TXD_W1_BUFFER_ADDRESS, skbdesc->skb_dma);
  1099. rt2x00_desc_write(entry_priv->desc, 1, word);
  1100. }
  1101. static void rt2500pci_kick_tx_queue(struct rt2x00_dev *rt2x00dev,
  1102. const enum data_queue_qid queue)
  1103. {
  1104. u32 reg;
  1105. if (queue == QID_BEACON) {
  1106. rt2x00pci_register_read(rt2x00dev, CSR14, &reg);
  1107. if (!rt2x00_get_field32(reg, CSR14_BEACON_GEN)) {
  1108. rt2x00_set_field32(&reg, CSR14_TSF_COUNT, 1);
  1109. rt2x00_set_field32(&reg, CSR14_TBCN, 1);
  1110. rt2x00_set_field32(&reg, CSR14_BEACON_GEN, 1);
  1111. rt2x00pci_register_write(rt2x00dev, CSR14, reg);
  1112. }
  1113. return;
  1114. }
  1115. rt2x00pci_register_read(rt2x00dev, TXCSR0, &reg);
  1116. rt2x00_set_field32(&reg, TXCSR0_KICK_PRIO, (queue == QID_AC_BE));
  1117. rt2x00_set_field32(&reg, TXCSR0_KICK_TX, (queue == QID_AC_BK));
  1118. rt2x00_set_field32(&reg, TXCSR0_KICK_ATIM, (queue == QID_ATIM));
  1119. rt2x00pci_register_write(rt2x00dev, TXCSR0, reg);
  1120. }
  1121. /*
  1122. * RX control handlers
  1123. */
  1124. static void rt2500pci_fill_rxdone(struct queue_entry *entry,
  1125. struct rxdone_entry_desc *rxdesc)
  1126. {
  1127. struct queue_entry_priv_pci *entry_priv = entry->priv_data;
  1128. u32 word0;
  1129. u32 word2;
  1130. rt2x00_desc_read(entry_priv->desc, 0, &word0);
  1131. rt2x00_desc_read(entry_priv->desc, 2, &word2);
  1132. if (rt2x00_get_field32(word0, RXD_W0_CRC_ERROR))
  1133. rxdesc->flags |= RX_FLAG_FAILED_FCS_CRC;
  1134. if (rt2x00_get_field32(word0, RXD_W0_PHYSICAL_ERROR))
  1135. rxdesc->flags |= RX_FLAG_FAILED_PLCP_CRC;
  1136. /*
  1137. * Obtain the status about this packet.
  1138. * When frame was received with an OFDM bitrate,
  1139. * the signal is the PLCP value. If it was received with
  1140. * a CCK bitrate the signal is the rate in 100kbit/s.
  1141. */
  1142. rxdesc->signal = rt2x00_get_field32(word2, RXD_W2_SIGNAL);
  1143. rxdesc->rssi = rt2x00_get_field32(word2, RXD_W2_RSSI) -
  1144. entry->queue->rt2x00dev->rssi_offset;
  1145. rxdesc->size = rt2x00_get_field32(word0, RXD_W0_DATABYTE_COUNT);
  1146. if (rt2x00_get_field32(word0, RXD_W0_OFDM))
  1147. rxdesc->dev_flags |= RXDONE_SIGNAL_PLCP;
  1148. else
  1149. rxdesc->dev_flags |= RXDONE_SIGNAL_BITRATE;
  1150. if (rt2x00_get_field32(word0, RXD_W0_MY_BSS))
  1151. rxdesc->dev_flags |= RXDONE_MY_BSS;
  1152. }
  1153. /*
  1154. * Interrupt functions.
  1155. */
  1156. static void rt2500pci_txdone(struct rt2x00_dev *rt2x00dev,
  1157. const enum data_queue_qid queue_idx)
  1158. {
  1159. struct data_queue *queue = rt2x00queue_get_queue(rt2x00dev, queue_idx);
  1160. struct queue_entry_priv_pci *entry_priv;
  1161. struct queue_entry *entry;
  1162. struct txdone_entry_desc txdesc;
  1163. u32 word;
  1164. while (!rt2x00queue_empty(queue)) {
  1165. entry = rt2x00queue_get_entry(queue, Q_INDEX_DONE);
  1166. entry_priv = entry->priv_data;
  1167. rt2x00_desc_read(entry_priv->desc, 0, &word);
  1168. if (rt2x00_get_field32(word, TXD_W0_OWNER_NIC) ||
  1169. !rt2x00_get_field32(word, TXD_W0_VALID))
  1170. break;
  1171. /*
  1172. * Obtain the status about this packet.
  1173. */
  1174. txdesc.flags = 0;
  1175. switch (rt2x00_get_field32(word, TXD_W0_RESULT)) {
  1176. case 0: /* Success */
  1177. case 1: /* Success with retry */
  1178. __set_bit(TXDONE_SUCCESS, &txdesc.flags);
  1179. break;
  1180. case 2: /* Failure, excessive retries */
  1181. __set_bit(TXDONE_EXCESSIVE_RETRY, &txdesc.flags);
  1182. /* Don't break, this is a failed frame! */
  1183. default: /* Failure */
  1184. __set_bit(TXDONE_FAILURE, &txdesc.flags);
  1185. }
  1186. txdesc.retry = rt2x00_get_field32(word, TXD_W0_RETRY_COUNT);
  1187. rt2x00lib_txdone(entry, &txdesc);
  1188. }
  1189. }
  1190. static irqreturn_t rt2500pci_interrupt(int irq, void *dev_instance)
  1191. {
  1192. struct rt2x00_dev *rt2x00dev = dev_instance;
  1193. u32 reg;
  1194. /*
  1195. * Get the interrupt sources & saved to local variable.
  1196. * Write register value back to clear pending interrupts.
  1197. */
  1198. rt2x00pci_register_read(rt2x00dev, CSR7, &reg);
  1199. rt2x00pci_register_write(rt2x00dev, CSR7, reg);
  1200. if (!reg)
  1201. return IRQ_NONE;
  1202. if (!test_bit(DEVICE_STATE_ENABLED_RADIO, &rt2x00dev->flags))
  1203. return IRQ_HANDLED;
  1204. /*
  1205. * Handle interrupts, walk through all bits
  1206. * and run the tasks, the bits are checked in order of
  1207. * priority.
  1208. */
  1209. /*
  1210. * 1 - Beacon timer expired interrupt.
  1211. */
  1212. if (rt2x00_get_field32(reg, CSR7_TBCN_EXPIRE))
  1213. rt2x00lib_beacondone(rt2x00dev);
  1214. /*
  1215. * 2 - Rx ring done interrupt.
  1216. */
  1217. if (rt2x00_get_field32(reg, CSR7_RXDONE))
  1218. rt2x00pci_rxdone(rt2x00dev);
  1219. /*
  1220. * 3 - Atim ring transmit done interrupt.
  1221. */
  1222. if (rt2x00_get_field32(reg, CSR7_TXDONE_ATIMRING))
  1223. rt2500pci_txdone(rt2x00dev, QID_ATIM);
  1224. /*
  1225. * 4 - Priority ring transmit done interrupt.
  1226. */
  1227. if (rt2x00_get_field32(reg, CSR7_TXDONE_PRIORING))
  1228. rt2500pci_txdone(rt2x00dev, QID_AC_BE);
  1229. /*
  1230. * 5 - Tx ring transmit done interrupt.
  1231. */
  1232. if (rt2x00_get_field32(reg, CSR7_TXDONE_TXRING))
  1233. rt2500pci_txdone(rt2x00dev, QID_AC_BK);
  1234. return IRQ_HANDLED;
  1235. }
  1236. /*
  1237. * Device probe functions.
  1238. */
  1239. static int rt2500pci_validate_eeprom(struct rt2x00_dev *rt2x00dev)
  1240. {
  1241. struct eeprom_93cx6 eeprom;
  1242. u32 reg;
  1243. u16 word;
  1244. u8 *mac;
  1245. rt2x00pci_register_read(rt2x00dev, CSR21, &reg);
  1246. eeprom.data = rt2x00dev;
  1247. eeprom.register_read = rt2500pci_eepromregister_read;
  1248. eeprom.register_write = rt2500pci_eepromregister_write;
  1249. eeprom.width = rt2x00_get_field32(reg, CSR21_TYPE_93C46) ?
  1250. PCI_EEPROM_WIDTH_93C46 : PCI_EEPROM_WIDTH_93C66;
  1251. eeprom.reg_data_in = 0;
  1252. eeprom.reg_data_out = 0;
  1253. eeprom.reg_data_clock = 0;
  1254. eeprom.reg_chip_select = 0;
  1255. eeprom_93cx6_multiread(&eeprom, EEPROM_BASE, rt2x00dev->eeprom,
  1256. EEPROM_SIZE / sizeof(u16));
  1257. /*
  1258. * Start validation of the data that has been read.
  1259. */
  1260. mac = rt2x00_eeprom_addr(rt2x00dev, EEPROM_MAC_ADDR_0);
  1261. if (!is_valid_ether_addr(mac)) {
  1262. random_ether_addr(mac);
  1263. EEPROM(rt2x00dev, "MAC: %pM\n", mac);
  1264. }
  1265. rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &word);
  1266. if (word == 0xffff) {
  1267. rt2x00_set_field16(&word, EEPROM_ANTENNA_NUM, 2);
  1268. rt2x00_set_field16(&word, EEPROM_ANTENNA_TX_DEFAULT,
  1269. ANTENNA_SW_DIVERSITY);
  1270. rt2x00_set_field16(&word, EEPROM_ANTENNA_RX_DEFAULT,
  1271. ANTENNA_SW_DIVERSITY);
  1272. rt2x00_set_field16(&word, EEPROM_ANTENNA_LED_MODE,
  1273. LED_MODE_DEFAULT);
  1274. rt2x00_set_field16(&word, EEPROM_ANTENNA_DYN_TXAGC, 0);
  1275. rt2x00_set_field16(&word, EEPROM_ANTENNA_HARDWARE_RADIO, 0);
  1276. rt2x00_set_field16(&word, EEPROM_ANTENNA_RF_TYPE, RF2522);
  1277. rt2x00_eeprom_write(rt2x00dev, EEPROM_ANTENNA, word);
  1278. EEPROM(rt2x00dev, "Antenna: 0x%04x\n", word);
  1279. }
  1280. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC, &word);
  1281. if (word == 0xffff) {
  1282. rt2x00_set_field16(&word, EEPROM_NIC_CARDBUS_ACCEL, 0);
  1283. rt2x00_set_field16(&word, EEPROM_NIC_DYN_BBP_TUNE, 0);
  1284. rt2x00_set_field16(&word, EEPROM_NIC_CCK_TX_POWER, 0);
  1285. rt2x00_eeprom_write(rt2x00dev, EEPROM_NIC, word);
  1286. EEPROM(rt2x00dev, "NIC: 0x%04x\n", word);
  1287. }
  1288. rt2x00_eeprom_read(rt2x00dev, EEPROM_CALIBRATE_OFFSET, &word);
  1289. if (word == 0xffff) {
  1290. rt2x00_set_field16(&word, EEPROM_CALIBRATE_OFFSET_RSSI,
  1291. DEFAULT_RSSI_OFFSET);
  1292. rt2x00_eeprom_write(rt2x00dev, EEPROM_CALIBRATE_OFFSET, word);
  1293. EEPROM(rt2x00dev, "Calibrate offset: 0x%04x\n", word);
  1294. }
  1295. return 0;
  1296. }
  1297. static int rt2500pci_init_eeprom(struct rt2x00_dev *rt2x00dev)
  1298. {
  1299. u32 reg;
  1300. u16 value;
  1301. u16 eeprom;
  1302. /*
  1303. * Read EEPROM word for configuration.
  1304. */
  1305. rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &eeprom);
  1306. /*
  1307. * Identify RF chipset.
  1308. */
  1309. value = rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RF_TYPE);
  1310. rt2x00pci_register_read(rt2x00dev, CSR0, &reg);
  1311. rt2x00_set_chip(rt2x00dev, RT2560, value, reg);
  1312. if (!rt2x00_rf(&rt2x00dev->chip, RF2522) &&
  1313. !rt2x00_rf(&rt2x00dev->chip, RF2523) &&
  1314. !rt2x00_rf(&rt2x00dev->chip, RF2524) &&
  1315. !rt2x00_rf(&rt2x00dev->chip, RF2525) &&
  1316. !rt2x00_rf(&rt2x00dev->chip, RF2525E) &&
  1317. !rt2x00_rf(&rt2x00dev->chip, RF5222)) {
  1318. ERROR(rt2x00dev, "Invalid RF chipset detected.\n");
  1319. return -ENODEV;
  1320. }
  1321. /*
  1322. * Identify default antenna configuration.
  1323. */
  1324. rt2x00dev->default_ant.tx =
  1325. rt2x00_get_field16(eeprom, EEPROM_ANTENNA_TX_DEFAULT);
  1326. rt2x00dev->default_ant.rx =
  1327. rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RX_DEFAULT);
  1328. /*
  1329. * Store led mode, for correct led behaviour.
  1330. */
  1331. #ifdef CONFIG_RT2X00_LIB_LEDS
  1332. value = rt2x00_get_field16(eeprom, EEPROM_ANTENNA_LED_MODE);
  1333. rt2500pci_init_led(rt2x00dev, &rt2x00dev->led_radio, LED_TYPE_RADIO);
  1334. if (value == LED_MODE_TXRX_ACTIVITY)
  1335. rt2500pci_init_led(rt2x00dev, &rt2x00dev->led_qual,
  1336. LED_TYPE_ACTIVITY);
  1337. #endif /* CONFIG_RT2X00_LIB_LEDS */
  1338. /*
  1339. * Detect if this device has an hardware controlled radio.
  1340. */
  1341. #ifdef CONFIG_RT2X00_LIB_RFKILL
  1342. if (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_HARDWARE_RADIO))
  1343. __set_bit(CONFIG_SUPPORT_HW_BUTTON, &rt2x00dev->flags);
  1344. #endif /* CONFIG_RT2X00_LIB_RFKILL */
  1345. /*
  1346. * Check if the BBP tuning should be enabled.
  1347. */
  1348. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC, &eeprom);
  1349. if (rt2x00_get_field16(eeprom, EEPROM_NIC_DYN_BBP_TUNE))
  1350. __set_bit(CONFIG_DISABLE_LINK_TUNING, &rt2x00dev->flags);
  1351. /*
  1352. * Read the RSSI <-> dBm offset information.
  1353. */
  1354. rt2x00_eeprom_read(rt2x00dev, EEPROM_CALIBRATE_OFFSET, &eeprom);
  1355. rt2x00dev->rssi_offset =
  1356. rt2x00_get_field16(eeprom, EEPROM_CALIBRATE_OFFSET_RSSI);
  1357. return 0;
  1358. }
  1359. /*
  1360. * RF value list for RF2522
  1361. * Supports: 2.4 GHz
  1362. */
  1363. static const struct rf_channel rf_vals_bg_2522[] = {
  1364. { 1, 0x00002050, 0x000c1fda, 0x00000101, 0 },
  1365. { 2, 0x00002050, 0x000c1fee, 0x00000101, 0 },
  1366. { 3, 0x00002050, 0x000c2002, 0x00000101, 0 },
  1367. { 4, 0x00002050, 0x000c2016, 0x00000101, 0 },
  1368. { 5, 0x00002050, 0x000c202a, 0x00000101, 0 },
  1369. { 6, 0x00002050, 0x000c203e, 0x00000101, 0 },
  1370. { 7, 0x00002050, 0x000c2052, 0x00000101, 0 },
  1371. { 8, 0x00002050, 0x000c2066, 0x00000101, 0 },
  1372. { 9, 0x00002050, 0x000c207a, 0x00000101, 0 },
  1373. { 10, 0x00002050, 0x000c208e, 0x00000101, 0 },
  1374. { 11, 0x00002050, 0x000c20a2, 0x00000101, 0 },
  1375. { 12, 0x00002050, 0x000c20b6, 0x00000101, 0 },
  1376. { 13, 0x00002050, 0x000c20ca, 0x00000101, 0 },
  1377. { 14, 0x00002050, 0x000c20fa, 0x00000101, 0 },
  1378. };
  1379. /*
  1380. * RF value list for RF2523
  1381. * Supports: 2.4 GHz
  1382. */
  1383. static const struct rf_channel rf_vals_bg_2523[] = {
  1384. { 1, 0x00022010, 0x00000c9e, 0x000e0111, 0x00000a1b },
  1385. { 2, 0x00022010, 0x00000ca2, 0x000e0111, 0x00000a1b },
  1386. { 3, 0x00022010, 0x00000ca6, 0x000e0111, 0x00000a1b },
  1387. { 4, 0x00022010, 0x00000caa, 0x000e0111, 0x00000a1b },
  1388. { 5, 0x00022010, 0x00000cae, 0x000e0111, 0x00000a1b },
  1389. { 6, 0x00022010, 0x00000cb2, 0x000e0111, 0x00000a1b },
  1390. { 7, 0x00022010, 0x00000cb6, 0x000e0111, 0x00000a1b },
  1391. { 8, 0x00022010, 0x00000cba, 0x000e0111, 0x00000a1b },
  1392. { 9, 0x00022010, 0x00000cbe, 0x000e0111, 0x00000a1b },
  1393. { 10, 0x00022010, 0x00000d02, 0x000e0111, 0x00000a1b },
  1394. { 11, 0x00022010, 0x00000d06, 0x000e0111, 0x00000a1b },
  1395. { 12, 0x00022010, 0x00000d0a, 0x000e0111, 0x00000a1b },
  1396. { 13, 0x00022010, 0x00000d0e, 0x000e0111, 0x00000a1b },
  1397. { 14, 0x00022010, 0x00000d1a, 0x000e0111, 0x00000a03 },
  1398. };
  1399. /*
  1400. * RF value list for RF2524
  1401. * Supports: 2.4 GHz
  1402. */
  1403. static const struct rf_channel rf_vals_bg_2524[] = {
  1404. { 1, 0x00032020, 0x00000c9e, 0x00000101, 0x00000a1b },
  1405. { 2, 0x00032020, 0x00000ca2, 0x00000101, 0x00000a1b },
  1406. { 3, 0x00032020, 0x00000ca6, 0x00000101, 0x00000a1b },
  1407. { 4, 0x00032020, 0x00000caa, 0x00000101, 0x00000a1b },
  1408. { 5, 0x00032020, 0x00000cae, 0x00000101, 0x00000a1b },
  1409. { 6, 0x00032020, 0x00000cb2, 0x00000101, 0x00000a1b },
  1410. { 7, 0x00032020, 0x00000cb6, 0x00000101, 0x00000a1b },
  1411. { 8, 0x00032020, 0x00000cba, 0x00000101, 0x00000a1b },
  1412. { 9, 0x00032020, 0x00000cbe, 0x00000101, 0x00000a1b },
  1413. { 10, 0x00032020, 0x00000d02, 0x00000101, 0x00000a1b },
  1414. { 11, 0x00032020, 0x00000d06, 0x00000101, 0x00000a1b },
  1415. { 12, 0x00032020, 0x00000d0a, 0x00000101, 0x00000a1b },
  1416. { 13, 0x00032020, 0x00000d0e, 0x00000101, 0x00000a1b },
  1417. { 14, 0x00032020, 0x00000d1a, 0x00000101, 0x00000a03 },
  1418. };
  1419. /*
  1420. * RF value list for RF2525
  1421. * Supports: 2.4 GHz
  1422. */
  1423. static const struct rf_channel rf_vals_bg_2525[] = {
  1424. { 1, 0x00022020, 0x00080c9e, 0x00060111, 0x00000a1b },
  1425. { 2, 0x00022020, 0x00080ca2, 0x00060111, 0x00000a1b },
  1426. { 3, 0x00022020, 0x00080ca6, 0x00060111, 0x00000a1b },
  1427. { 4, 0x00022020, 0x00080caa, 0x00060111, 0x00000a1b },
  1428. { 5, 0x00022020, 0x00080cae, 0x00060111, 0x00000a1b },
  1429. { 6, 0x00022020, 0x00080cb2, 0x00060111, 0x00000a1b },
  1430. { 7, 0x00022020, 0x00080cb6, 0x00060111, 0x00000a1b },
  1431. { 8, 0x00022020, 0x00080cba, 0x00060111, 0x00000a1b },
  1432. { 9, 0x00022020, 0x00080cbe, 0x00060111, 0x00000a1b },
  1433. { 10, 0x00022020, 0x00080d02, 0x00060111, 0x00000a1b },
  1434. { 11, 0x00022020, 0x00080d06, 0x00060111, 0x00000a1b },
  1435. { 12, 0x00022020, 0x00080d0a, 0x00060111, 0x00000a1b },
  1436. { 13, 0x00022020, 0x00080d0e, 0x00060111, 0x00000a1b },
  1437. { 14, 0x00022020, 0x00080d1a, 0x00060111, 0x00000a03 },
  1438. };
  1439. /*
  1440. * RF value list for RF2525e
  1441. * Supports: 2.4 GHz
  1442. */
  1443. static const struct rf_channel rf_vals_bg_2525e[] = {
  1444. { 1, 0x00022020, 0x00081136, 0x00060111, 0x00000a0b },
  1445. { 2, 0x00022020, 0x0008113a, 0x00060111, 0x00000a0b },
  1446. { 3, 0x00022020, 0x0008113e, 0x00060111, 0x00000a0b },
  1447. { 4, 0x00022020, 0x00081182, 0x00060111, 0x00000a0b },
  1448. { 5, 0x00022020, 0x00081186, 0x00060111, 0x00000a0b },
  1449. { 6, 0x00022020, 0x0008118a, 0x00060111, 0x00000a0b },
  1450. { 7, 0x00022020, 0x0008118e, 0x00060111, 0x00000a0b },
  1451. { 8, 0x00022020, 0x00081192, 0x00060111, 0x00000a0b },
  1452. { 9, 0x00022020, 0x00081196, 0x00060111, 0x00000a0b },
  1453. { 10, 0x00022020, 0x0008119a, 0x00060111, 0x00000a0b },
  1454. { 11, 0x00022020, 0x0008119e, 0x00060111, 0x00000a0b },
  1455. { 12, 0x00022020, 0x000811a2, 0x00060111, 0x00000a0b },
  1456. { 13, 0x00022020, 0x000811a6, 0x00060111, 0x00000a0b },
  1457. { 14, 0x00022020, 0x000811ae, 0x00060111, 0x00000a1b },
  1458. };
  1459. /*
  1460. * RF value list for RF5222
  1461. * Supports: 2.4 GHz & 5.2 GHz
  1462. */
  1463. static const struct rf_channel rf_vals_5222[] = {
  1464. { 1, 0x00022020, 0x00001136, 0x00000101, 0x00000a0b },
  1465. { 2, 0x00022020, 0x0000113a, 0x00000101, 0x00000a0b },
  1466. { 3, 0x00022020, 0x0000113e, 0x00000101, 0x00000a0b },
  1467. { 4, 0x00022020, 0x00001182, 0x00000101, 0x00000a0b },
  1468. { 5, 0x00022020, 0x00001186, 0x00000101, 0x00000a0b },
  1469. { 6, 0x00022020, 0x0000118a, 0x00000101, 0x00000a0b },
  1470. { 7, 0x00022020, 0x0000118e, 0x00000101, 0x00000a0b },
  1471. { 8, 0x00022020, 0x00001192, 0x00000101, 0x00000a0b },
  1472. { 9, 0x00022020, 0x00001196, 0x00000101, 0x00000a0b },
  1473. { 10, 0x00022020, 0x0000119a, 0x00000101, 0x00000a0b },
  1474. { 11, 0x00022020, 0x0000119e, 0x00000101, 0x00000a0b },
  1475. { 12, 0x00022020, 0x000011a2, 0x00000101, 0x00000a0b },
  1476. { 13, 0x00022020, 0x000011a6, 0x00000101, 0x00000a0b },
  1477. { 14, 0x00022020, 0x000011ae, 0x00000101, 0x00000a1b },
  1478. /* 802.11 UNI / HyperLan 2 */
  1479. { 36, 0x00022010, 0x00018896, 0x00000101, 0x00000a1f },
  1480. { 40, 0x00022010, 0x0001889a, 0x00000101, 0x00000a1f },
  1481. { 44, 0x00022010, 0x0001889e, 0x00000101, 0x00000a1f },
  1482. { 48, 0x00022010, 0x000188a2, 0x00000101, 0x00000a1f },
  1483. { 52, 0x00022010, 0x000188a6, 0x00000101, 0x00000a1f },
  1484. { 66, 0x00022010, 0x000188aa, 0x00000101, 0x00000a1f },
  1485. { 60, 0x00022010, 0x000188ae, 0x00000101, 0x00000a1f },
  1486. { 64, 0x00022010, 0x000188b2, 0x00000101, 0x00000a1f },
  1487. /* 802.11 HyperLan 2 */
  1488. { 100, 0x00022010, 0x00008802, 0x00000101, 0x00000a0f },
  1489. { 104, 0x00022010, 0x00008806, 0x00000101, 0x00000a0f },
  1490. { 108, 0x00022010, 0x0000880a, 0x00000101, 0x00000a0f },
  1491. { 112, 0x00022010, 0x0000880e, 0x00000101, 0x00000a0f },
  1492. { 116, 0x00022010, 0x00008812, 0x00000101, 0x00000a0f },
  1493. { 120, 0x00022010, 0x00008816, 0x00000101, 0x00000a0f },
  1494. { 124, 0x00022010, 0x0000881a, 0x00000101, 0x00000a0f },
  1495. { 128, 0x00022010, 0x0000881e, 0x00000101, 0x00000a0f },
  1496. { 132, 0x00022010, 0x00008822, 0x00000101, 0x00000a0f },
  1497. { 136, 0x00022010, 0x00008826, 0x00000101, 0x00000a0f },
  1498. /* 802.11 UNII */
  1499. { 140, 0x00022010, 0x0000882a, 0x00000101, 0x00000a0f },
  1500. { 149, 0x00022020, 0x000090a6, 0x00000101, 0x00000a07 },
  1501. { 153, 0x00022020, 0x000090ae, 0x00000101, 0x00000a07 },
  1502. { 157, 0x00022020, 0x000090b6, 0x00000101, 0x00000a07 },
  1503. { 161, 0x00022020, 0x000090be, 0x00000101, 0x00000a07 },
  1504. };
  1505. static int rt2500pci_probe_hw_mode(struct rt2x00_dev *rt2x00dev)
  1506. {
  1507. struct hw_mode_spec *spec = &rt2x00dev->spec;
  1508. struct channel_info *info;
  1509. char *tx_power;
  1510. unsigned int i;
  1511. /*
  1512. * Initialize all hw fields.
  1513. */
  1514. rt2x00dev->hw->flags = IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING |
  1515. IEEE80211_HW_SIGNAL_DBM;
  1516. rt2x00dev->hw->extra_tx_headroom = 0;
  1517. SET_IEEE80211_DEV(rt2x00dev->hw, rt2x00dev->dev);
  1518. SET_IEEE80211_PERM_ADDR(rt2x00dev->hw,
  1519. rt2x00_eeprom_addr(rt2x00dev,
  1520. EEPROM_MAC_ADDR_0));
  1521. /*
  1522. * Initialize hw_mode information.
  1523. */
  1524. spec->supported_bands = SUPPORT_BAND_2GHZ;
  1525. spec->supported_rates = SUPPORT_RATE_CCK | SUPPORT_RATE_OFDM;
  1526. if (rt2x00_rf(&rt2x00dev->chip, RF2522)) {
  1527. spec->num_channels = ARRAY_SIZE(rf_vals_bg_2522);
  1528. spec->channels = rf_vals_bg_2522;
  1529. } else if (rt2x00_rf(&rt2x00dev->chip, RF2523)) {
  1530. spec->num_channels = ARRAY_SIZE(rf_vals_bg_2523);
  1531. spec->channels = rf_vals_bg_2523;
  1532. } else if (rt2x00_rf(&rt2x00dev->chip, RF2524)) {
  1533. spec->num_channels = ARRAY_SIZE(rf_vals_bg_2524);
  1534. spec->channels = rf_vals_bg_2524;
  1535. } else if (rt2x00_rf(&rt2x00dev->chip, RF2525)) {
  1536. spec->num_channels = ARRAY_SIZE(rf_vals_bg_2525);
  1537. spec->channels = rf_vals_bg_2525;
  1538. } else if (rt2x00_rf(&rt2x00dev->chip, RF2525E)) {
  1539. spec->num_channels = ARRAY_SIZE(rf_vals_bg_2525e);
  1540. spec->channels = rf_vals_bg_2525e;
  1541. } else if (rt2x00_rf(&rt2x00dev->chip, RF5222)) {
  1542. spec->supported_bands |= SUPPORT_BAND_5GHZ;
  1543. spec->num_channels = ARRAY_SIZE(rf_vals_5222);
  1544. spec->channels = rf_vals_5222;
  1545. }
  1546. /*
  1547. * Create channel information array
  1548. */
  1549. info = kzalloc(spec->num_channels * sizeof(*info), GFP_KERNEL);
  1550. if (!info)
  1551. return -ENOMEM;
  1552. spec->channels_info = info;
  1553. tx_power = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_START);
  1554. for (i = 0; i < 14; i++)
  1555. info[i].tx_power1 = TXPOWER_FROM_DEV(tx_power[i]);
  1556. if (spec->num_channels > 14) {
  1557. for (i = 14; i < spec->num_channels; i++)
  1558. info[i].tx_power1 = DEFAULT_TXPOWER;
  1559. }
  1560. return 0;
  1561. }
  1562. static int rt2500pci_probe_hw(struct rt2x00_dev *rt2x00dev)
  1563. {
  1564. int retval;
  1565. /*
  1566. * Allocate eeprom data.
  1567. */
  1568. retval = rt2500pci_validate_eeprom(rt2x00dev);
  1569. if (retval)
  1570. return retval;
  1571. retval = rt2500pci_init_eeprom(rt2x00dev);
  1572. if (retval)
  1573. return retval;
  1574. /*
  1575. * Initialize hw specifications.
  1576. */
  1577. retval = rt2500pci_probe_hw_mode(rt2x00dev);
  1578. if (retval)
  1579. return retval;
  1580. /*
  1581. * This device requires the atim queue and DMA-mapped skbs.
  1582. */
  1583. __set_bit(DRIVER_REQUIRE_ATIM_QUEUE, &rt2x00dev->flags);
  1584. __set_bit(DRIVER_REQUIRE_DMA, &rt2x00dev->flags);
  1585. /*
  1586. * Set the rssi offset.
  1587. */
  1588. rt2x00dev->rssi_offset = DEFAULT_RSSI_OFFSET;
  1589. return 0;
  1590. }
  1591. /*
  1592. * IEEE80211 stack callback functions.
  1593. */
  1594. static u64 rt2500pci_get_tsf(struct ieee80211_hw *hw)
  1595. {
  1596. struct rt2x00_dev *rt2x00dev = hw->priv;
  1597. u64 tsf;
  1598. u32 reg;
  1599. rt2x00pci_register_read(rt2x00dev, CSR17, &reg);
  1600. tsf = (u64) rt2x00_get_field32(reg, CSR17_HIGH_TSFTIMER) << 32;
  1601. rt2x00pci_register_read(rt2x00dev, CSR16, &reg);
  1602. tsf |= rt2x00_get_field32(reg, CSR16_LOW_TSFTIMER);
  1603. return tsf;
  1604. }
  1605. static int rt2500pci_tx_last_beacon(struct ieee80211_hw *hw)
  1606. {
  1607. struct rt2x00_dev *rt2x00dev = hw->priv;
  1608. u32 reg;
  1609. rt2x00pci_register_read(rt2x00dev, CSR15, &reg);
  1610. return rt2x00_get_field32(reg, CSR15_BEACON_SENT);
  1611. }
  1612. static const struct ieee80211_ops rt2500pci_mac80211_ops = {
  1613. .tx = rt2x00mac_tx,
  1614. .start = rt2x00mac_start,
  1615. .stop = rt2x00mac_stop,
  1616. .add_interface = rt2x00mac_add_interface,
  1617. .remove_interface = rt2x00mac_remove_interface,
  1618. .config = rt2x00mac_config,
  1619. .config_interface = rt2x00mac_config_interface,
  1620. .configure_filter = rt2x00mac_configure_filter,
  1621. .get_stats = rt2x00mac_get_stats,
  1622. .bss_info_changed = rt2x00mac_bss_info_changed,
  1623. .conf_tx = rt2x00mac_conf_tx,
  1624. .get_tx_stats = rt2x00mac_get_tx_stats,
  1625. .get_tsf = rt2500pci_get_tsf,
  1626. .tx_last_beacon = rt2500pci_tx_last_beacon,
  1627. };
  1628. static const struct rt2x00lib_ops rt2500pci_rt2x00_ops = {
  1629. .irq_handler = rt2500pci_interrupt,
  1630. .probe_hw = rt2500pci_probe_hw,
  1631. .initialize = rt2x00pci_initialize,
  1632. .uninitialize = rt2x00pci_uninitialize,
  1633. .get_entry_state = rt2500pci_get_entry_state,
  1634. .clear_entry = rt2500pci_clear_entry,
  1635. .set_device_state = rt2500pci_set_device_state,
  1636. .rfkill_poll = rt2500pci_rfkill_poll,
  1637. .link_stats = rt2500pci_link_stats,
  1638. .reset_tuner = rt2500pci_reset_tuner,
  1639. .link_tuner = rt2500pci_link_tuner,
  1640. .write_tx_desc = rt2500pci_write_tx_desc,
  1641. .write_tx_data = rt2x00pci_write_tx_data,
  1642. .write_beacon = rt2500pci_write_beacon,
  1643. .kick_tx_queue = rt2500pci_kick_tx_queue,
  1644. .fill_rxdone = rt2500pci_fill_rxdone,
  1645. .config_filter = rt2500pci_config_filter,
  1646. .config_intf = rt2500pci_config_intf,
  1647. .config_erp = rt2500pci_config_erp,
  1648. .config_ant = rt2500pci_config_ant,
  1649. .config = rt2500pci_config,
  1650. };
  1651. static const struct data_queue_desc rt2500pci_queue_rx = {
  1652. .entry_num = RX_ENTRIES,
  1653. .data_size = DATA_FRAME_SIZE,
  1654. .desc_size = RXD_DESC_SIZE,
  1655. .priv_size = sizeof(struct queue_entry_priv_pci),
  1656. };
  1657. static const struct data_queue_desc rt2500pci_queue_tx = {
  1658. .entry_num = TX_ENTRIES,
  1659. .data_size = DATA_FRAME_SIZE,
  1660. .desc_size = TXD_DESC_SIZE,
  1661. .priv_size = sizeof(struct queue_entry_priv_pci),
  1662. };
  1663. static const struct data_queue_desc rt2500pci_queue_bcn = {
  1664. .entry_num = BEACON_ENTRIES,
  1665. .data_size = MGMT_FRAME_SIZE,
  1666. .desc_size = TXD_DESC_SIZE,
  1667. .priv_size = sizeof(struct queue_entry_priv_pci),
  1668. };
  1669. static const struct data_queue_desc rt2500pci_queue_atim = {
  1670. .entry_num = ATIM_ENTRIES,
  1671. .data_size = DATA_FRAME_SIZE,
  1672. .desc_size = TXD_DESC_SIZE,
  1673. .priv_size = sizeof(struct queue_entry_priv_pci),
  1674. };
  1675. static const struct rt2x00_ops rt2500pci_ops = {
  1676. .name = KBUILD_MODNAME,
  1677. .max_sta_intf = 1,
  1678. .max_ap_intf = 1,
  1679. .eeprom_size = EEPROM_SIZE,
  1680. .rf_size = RF_SIZE,
  1681. .tx_queues = NUM_TX_QUEUES,
  1682. .rx = &rt2500pci_queue_rx,
  1683. .tx = &rt2500pci_queue_tx,
  1684. .bcn = &rt2500pci_queue_bcn,
  1685. .atim = &rt2500pci_queue_atim,
  1686. .lib = &rt2500pci_rt2x00_ops,
  1687. .hw = &rt2500pci_mac80211_ops,
  1688. #ifdef CONFIG_RT2X00_LIB_DEBUGFS
  1689. .debugfs = &rt2500pci_rt2x00debug,
  1690. #endif /* CONFIG_RT2X00_LIB_DEBUGFS */
  1691. };
  1692. /*
  1693. * RT2500pci module information.
  1694. */
  1695. static struct pci_device_id rt2500pci_device_table[] = {
  1696. { PCI_DEVICE(0x1814, 0x0201), PCI_DEVICE_DATA(&rt2500pci_ops) },
  1697. { 0, }
  1698. };
  1699. MODULE_AUTHOR(DRV_PROJECT);
  1700. MODULE_VERSION(DRV_VERSION);
  1701. MODULE_DESCRIPTION("Ralink RT2500 PCI & PCMCIA Wireless LAN driver.");
  1702. MODULE_SUPPORTED_DEVICE("Ralink RT2560 PCI & PCMCIA chipset based cards");
  1703. MODULE_DEVICE_TABLE(pci, rt2500pci_device_table);
  1704. MODULE_LICENSE("GPL");
  1705. static struct pci_driver rt2500pci_driver = {
  1706. .name = KBUILD_MODNAME,
  1707. .id_table = rt2500pci_device_table,
  1708. .probe = rt2x00pci_probe,
  1709. .remove = __devexit_p(rt2x00pci_remove),
  1710. .suspend = rt2x00pci_suspend,
  1711. .resume = rt2x00pci_resume,
  1712. };
  1713. static int __init rt2500pci_init(void)
  1714. {
  1715. return pci_register_driver(&rt2500pci_driver);
  1716. }
  1717. static void __exit rt2500pci_exit(void)
  1718. {
  1719. pci_unregister_driver(&rt2500pci_driver);
  1720. }
  1721. module_init(rt2500pci_init);
  1722. module_exit(rt2500pci_exit);