gpio-omap.c 40 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591
  1. /*
  2. * Support functions for OMAP GPIO
  3. *
  4. * Copyright (C) 2003-2005 Nokia Corporation
  5. * Written by Juha Yrjölä <juha.yrjola@nokia.com>
  6. *
  7. * Copyright (C) 2009 Texas Instruments
  8. * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License version 2 as
  12. * published by the Free Software Foundation.
  13. */
  14. #include <linux/init.h>
  15. #include <linux/module.h>
  16. #include <linux/interrupt.h>
  17. #include <linux/syscore_ops.h>
  18. #include <linux/err.h>
  19. #include <linux/clk.h>
  20. #include <linux/io.h>
  21. #include <linux/slab.h>
  22. #include <linux/pm_runtime.h>
  23. #include <mach/hardware.h>
  24. #include <asm/irq.h>
  25. #include <mach/irqs.h>
  26. #include <mach/gpio.h>
  27. #include <asm/mach/irq.h>
  28. struct gpio_bank {
  29. unsigned long pbase;
  30. void __iomem *base;
  31. u16 irq;
  32. u16 virtual_irq_start;
  33. int method;
  34. #if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP2PLUS)
  35. u32 suspend_wakeup;
  36. u32 saved_wakeup;
  37. #endif
  38. u32 non_wakeup_gpios;
  39. u32 enabled_non_wakeup_gpios;
  40. u32 saved_datain;
  41. u32 saved_fallingdetect;
  42. u32 saved_risingdetect;
  43. u32 level_mask;
  44. u32 toggle_mask;
  45. spinlock_t lock;
  46. struct gpio_chip chip;
  47. struct clk *dbck;
  48. u32 mod_usage;
  49. u32 dbck_enable_mask;
  50. struct device *dev;
  51. bool dbck_flag;
  52. int stride;
  53. u32 width;
  54. void (*set_dataout)(struct gpio_bank *bank, int gpio, int enable);
  55. struct omap_gpio_reg_offs *regs;
  56. };
  57. #ifdef CONFIG_ARCH_OMAP3
  58. struct omap3_gpio_regs {
  59. u32 irqenable1;
  60. u32 irqenable2;
  61. u32 wake_en;
  62. u32 ctrl;
  63. u32 oe;
  64. u32 leveldetect0;
  65. u32 leveldetect1;
  66. u32 risingdetect;
  67. u32 fallingdetect;
  68. u32 dataout;
  69. };
  70. static struct omap3_gpio_regs gpio_context[OMAP34XX_NR_GPIOS];
  71. #endif
  72. /*
  73. * TODO: Cleanup gpio_bank usage as it is having information
  74. * related to all instances of the device
  75. */
  76. static struct gpio_bank *gpio_bank;
  77. /* TODO: Analyze removing gpio_bank_count usage from driver code */
  78. int gpio_bank_count;
  79. #define GPIO_INDEX(bank, gpio) (gpio % bank->width)
  80. #define GPIO_BIT(bank, gpio) (1 << GPIO_INDEX(bank, gpio))
  81. static void _set_gpio_direction(struct gpio_bank *bank, int gpio, int is_input)
  82. {
  83. void __iomem *reg = bank->base;
  84. u32 l;
  85. reg += bank->regs->direction;
  86. l = __raw_readl(reg);
  87. if (is_input)
  88. l |= 1 << gpio;
  89. else
  90. l &= ~(1 << gpio);
  91. __raw_writel(l, reg);
  92. }
  93. /* set data out value using dedicate set/clear register */
  94. static void _set_gpio_dataout_reg(struct gpio_bank *bank, int gpio, int enable)
  95. {
  96. void __iomem *reg = bank->base;
  97. u32 l = GPIO_BIT(bank, gpio);
  98. if (enable)
  99. reg += bank->regs->set_dataout;
  100. else
  101. reg += bank->regs->clr_dataout;
  102. __raw_writel(l, reg);
  103. }
  104. /* set data out value using mask register */
  105. static void _set_gpio_dataout_mask(struct gpio_bank *bank, int gpio, int enable)
  106. {
  107. void __iomem *reg = bank->base + bank->regs->dataout;
  108. u32 gpio_bit = GPIO_BIT(bank, gpio);
  109. u32 l;
  110. l = __raw_readl(reg);
  111. if (enable)
  112. l |= gpio_bit;
  113. else
  114. l &= ~gpio_bit;
  115. __raw_writel(l, reg);
  116. }
  117. static int _get_gpio_datain(struct gpio_bank *bank, int gpio)
  118. {
  119. void __iomem *reg = bank->base + bank->regs->datain;
  120. return (__raw_readl(reg) & GPIO_BIT(bank, gpio)) != 0;
  121. }
  122. static int _get_gpio_dataout(struct gpio_bank *bank, int gpio)
  123. {
  124. void __iomem *reg = bank->base + bank->regs->dataout;
  125. return (__raw_readl(reg) & GPIO_BIT(bank, gpio)) != 0;
  126. }
  127. #define MOD_REG_BIT(reg, bit_mask, set) \
  128. do { \
  129. int l = __raw_readl(base + reg); \
  130. if (set) l |= bit_mask; \
  131. else l &= ~bit_mask; \
  132. __raw_writel(l, base + reg); \
  133. } while(0)
  134. /**
  135. * _set_gpio_debounce - low level gpio debounce time
  136. * @bank: the gpio bank we're acting upon
  137. * @gpio: the gpio number on this @gpio
  138. * @debounce: debounce time to use
  139. *
  140. * OMAP's debounce time is in 31us steps so we need
  141. * to convert and round up to the closest unit.
  142. */
  143. static void _set_gpio_debounce(struct gpio_bank *bank, unsigned gpio,
  144. unsigned debounce)
  145. {
  146. void __iomem *reg;
  147. u32 val;
  148. u32 l;
  149. if (!bank->dbck_flag)
  150. return;
  151. if (debounce < 32)
  152. debounce = 0x01;
  153. else if (debounce > 7936)
  154. debounce = 0xff;
  155. else
  156. debounce = (debounce / 0x1f) - 1;
  157. l = GPIO_BIT(bank, gpio);
  158. reg = bank->base + bank->regs->debounce;
  159. __raw_writel(debounce, reg);
  160. reg = bank->base + bank->regs->debounce_en;
  161. val = __raw_readl(reg);
  162. if (debounce) {
  163. val |= l;
  164. clk_enable(bank->dbck);
  165. } else {
  166. val &= ~l;
  167. clk_disable(bank->dbck);
  168. }
  169. bank->dbck_enable_mask = val;
  170. __raw_writel(val, reg);
  171. }
  172. #ifdef CONFIG_ARCH_OMAP2PLUS
  173. static inline void set_24xx_gpio_triggering(struct gpio_bank *bank, int gpio,
  174. int trigger)
  175. {
  176. void __iomem *base = bank->base;
  177. u32 gpio_bit = 1 << gpio;
  178. if (cpu_is_omap44xx()) {
  179. MOD_REG_BIT(OMAP4_GPIO_LEVELDETECT0, gpio_bit,
  180. trigger & IRQ_TYPE_LEVEL_LOW);
  181. MOD_REG_BIT(OMAP4_GPIO_LEVELDETECT1, gpio_bit,
  182. trigger & IRQ_TYPE_LEVEL_HIGH);
  183. MOD_REG_BIT(OMAP4_GPIO_RISINGDETECT, gpio_bit,
  184. trigger & IRQ_TYPE_EDGE_RISING);
  185. MOD_REG_BIT(OMAP4_GPIO_FALLINGDETECT, gpio_bit,
  186. trigger & IRQ_TYPE_EDGE_FALLING);
  187. } else {
  188. MOD_REG_BIT(OMAP24XX_GPIO_LEVELDETECT0, gpio_bit,
  189. trigger & IRQ_TYPE_LEVEL_LOW);
  190. MOD_REG_BIT(OMAP24XX_GPIO_LEVELDETECT1, gpio_bit,
  191. trigger & IRQ_TYPE_LEVEL_HIGH);
  192. MOD_REG_BIT(OMAP24XX_GPIO_RISINGDETECT, gpio_bit,
  193. trigger & IRQ_TYPE_EDGE_RISING);
  194. MOD_REG_BIT(OMAP24XX_GPIO_FALLINGDETECT, gpio_bit,
  195. trigger & IRQ_TYPE_EDGE_FALLING);
  196. }
  197. if (likely(!(bank->non_wakeup_gpios & gpio_bit))) {
  198. if (cpu_is_omap44xx()) {
  199. MOD_REG_BIT(OMAP4_GPIO_IRQWAKEN0, gpio_bit,
  200. trigger != 0);
  201. } else {
  202. /*
  203. * GPIO wakeup request can only be generated on edge
  204. * transitions
  205. */
  206. if (trigger & IRQ_TYPE_EDGE_BOTH)
  207. __raw_writel(1 << gpio, bank->base
  208. + OMAP24XX_GPIO_SETWKUENA);
  209. else
  210. __raw_writel(1 << gpio, bank->base
  211. + OMAP24XX_GPIO_CLEARWKUENA);
  212. }
  213. }
  214. /* This part needs to be executed always for OMAP34xx */
  215. if (cpu_is_omap34xx() || (bank->non_wakeup_gpios & gpio_bit)) {
  216. /*
  217. * Log the edge gpio and manually trigger the IRQ
  218. * after resume if the input level changes
  219. * to avoid irq lost during PER RET/OFF mode
  220. * Applies for omap2 non-wakeup gpio and all omap3 gpios
  221. */
  222. if (trigger & IRQ_TYPE_EDGE_BOTH)
  223. bank->enabled_non_wakeup_gpios |= gpio_bit;
  224. else
  225. bank->enabled_non_wakeup_gpios &= ~gpio_bit;
  226. }
  227. if (cpu_is_omap44xx()) {
  228. bank->level_mask =
  229. __raw_readl(bank->base + OMAP4_GPIO_LEVELDETECT0) |
  230. __raw_readl(bank->base + OMAP4_GPIO_LEVELDETECT1);
  231. } else {
  232. bank->level_mask =
  233. __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT0) |
  234. __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT1);
  235. }
  236. }
  237. #endif
  238. #ifdef CONFIG_ARCH_OMAP1
  239. /*
  240. * This only applies to chips that can't do both rising and falling edge
  241. * detection at once. For all other chips, this function is a noop.
  242. */
  243. static void _toggle_gpio_edge_triggering(struct gpio_bank *bank, int gpio)
  244. {
  245. void __iomem *reg = bank->base;
  246. u32 l = 0;
  247. switch (bank->method) {
  248. case METHOD_MPUIO:
  249. reg += OMAP_MPUIO_GPIO_INT_EDGE / bank->stride;
  250. break;
  251. #ifdef CONFIG_ARCH_OMAP15XX
  252. case METHOD_GPIO_1510:
  253. reg += OMAP1510_GPIO_INT_CONTROL;
  254. break;
  255. #endif
  256. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  257. case METHOD_GPIO_7XX:
  258. reg += OMAP7XX_GPIO_INT_CONTROL;
  259. break;
  260. #endif
  261. default:
  262. return;
  263. }
  264. l = __raw_readl(reg);
  265. if ((l >> gpio) & 1)
  266. l &= ~(1 << gpio);
  267. else
  268. l |= 1 << gpio;
  269. __raw_writel(l, reg);
  270. }
  271. #endif
  272. static int _set_gpio_triggering(struct gpio_bank *bank, int gpio, int trigger)
  273. {
  274. void __iomem *reg = bank->base;
  275. u32 l = 0;
  276. switch (bank->method) {
  277. #ifdef CONFIG_ARCH_OMAP1
  278. case METHOD_MPUIO:
  279. reg += OMAP_MPUIO_GPIO_INT_EDGE / bank->stride;
  280. l = __raw_readl(reg);
  281. if ((trigger & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH)
  282. bank->toggle_mask |= 1 << gpio;
  283. if (trigger & IRQ_TYPE_EDGE_RISING)
  284. l |= 1 << gpio;
  285. else if (trigger & IRQ_TYPE_EDGE_FALLING)
  286. l &= ~(1 << gpio);
  287. else
  288. goto bad;
  289. break;
  290. #endif
  291. #ifdef CONFIG_ARCH_OMAP15XX
  292. case METHOD_GPIO_1510:
  293. reg += OMAP1510_GPIO_INT_CONTROL;
  294. l = __raw_readl(reg);
  295. if ((trigger & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH)
  296. bank->toggle_mask |= 1 << gpio;
  297. if (trigger & IRQ_TYPE_EDGE_RISING)
  298. l |= 1 << gpio;
  299. else if (trigger & IRQ_TYPE_EDGE_FALLING)
  300. l &= ~(1 << gpio);
  301. else
  302. goto bad;
  303. break;
  304. #endif
  305. #ifdef CONFIG_ARCH_OMAP16XX
  306. case METHOD_GPIO_1610:
  307. if (gpio & 0x08)
  308. reg += OMAP1610_GPIO_EDGE_CTRL2;
  309. else
  310. reg += OMAP1610_GPIO_EDGE_CTRL1;
  311. gpio &= 0x07;
  312. l = __raw_readl(reg);
  313. l &= ~(3 << (gpio << 1));
  314. if (trigger & IRQ_TYPE_EDGE_RISING)
  315. l |= 2 << (gpio << 1);
  316. if (trigger & IRQ_TYPE_EDGE_FALLING)
  317. l |= 1 << (gpio << 1);
  318. if (trigger)
  319. /* Enable wake-up during idle for dynamic tick */
  320. __raw_writel(1 << gpio, bank->base + OMAP1610_GPIO_SET_WAKEUPENA);
  321. else
  322. __raw_writel(1 << gpio, bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA);
  323. break;
  324. #endif
  325. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  326. case METHOD_GPIO_7XX:
  327. reg += OMAP7XX_GPIO_INT_CONTROL;
  328. l = __raw_readl(reg);
  329. if ((trigger & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH)
  330. bank->toggle_mask |= 1 << gpio;
  331. if (trigger & IRQ_TYPE_EDGE_RISING)
  332. l |= 1 << gpio;
  333. else if (trigger & IRQ_TYPE_EDGE_FALLING)
  334. l &= ~(1 << gpio);
  335. else
  336. goto bad;
  337. break;
  338. #endif
  339. #ifdef CONFIG_ARCH_OMAP2PLUS
  340. case METHOD_GPIO_24XX:
  341. case METHOD_GPIO_44XX:
  342. set_24xx_gpio_triggering(bank, gpio, trigger);
  343. return 0;
  344. #endif
  345. default:
  346. goto bad;
  347. }
  348. __raw_writel(l, reg);
  349. return 0;
  350. bad:
  351. return -EINVAL;
  352. }
  353. static int gpio_irq_type(struct irq_data *d, unsigned type)
  354. {
  355. struct gpio_bank *bank;
  356. unsigned gpio;
  357. int retval;
  358. unsigned long flags;
  359. if (!cpu_class_is_omap2() && d->irq > IH_MPUIO_BASE)
  360. gpio = OMAP_MPUIO(d->irq - IH_MPUIO_BASE);
  361. else
  362. gpio = d->irq - IH_GPIO_BASE;
  363. if (type & ~IRQ_TYPE_SENSE_MASK)
  364. return -EINVAL;
  365. /* OMAP1 allows only only edge triggering */
  366. if (!cpu_class_is_omap2()
  367. && (type & (IRQ_TYPE_LEVEL_LOW|IRQ_TYPE_LEVEL_HIGH)))
  368. return -EINVAL;
  369. bank = irq_data_get_irq_chip_data(d);
  370. spin_lock_irqsave(&bank->lock, flags);
  371. retval = _set_gpio_triggering(bank, GPIO_INDEX(bank, gpio), type);
  372. spin_unlock_irqrestore(&bank->lock, flags);
  373. if (type & (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH))
  374. __irq_set_handler_locked(d->irq, handle_level_irq);
  375. else if (type & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
  376. __irq_set_handler_locked(d->irq, handle_edge_irq);
  377. return retval;
  378. }
  379. static void _clear_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
  380. {
  381. void __iomem *reg = bank->base;
  382. reg += bank->regs->irqstatus;
  383. __raw_writel(gpio_mask, reg);
  384. /* Workaround for clearing DSP GPIO interrupts to allow retention */
  385. if (bank->regs->irqstatus2) {
  386. reg = bank->base + bank->regs->irqstatus2;
  387. __raw_writel(gpio_mask, reg);
  388. }
  389. /* Flush posted write for the irq status to avoid spurious interrupts */
  390. __raw_readl(reg);
  391. }
  392. static inline void _clear_gpio_irqstatus(struct gpio_bank *bank, int gpio)
  393. {
  394. _clear_gpio_irqbank(bank, GPIO_BIT(bank, gpio));
  395. }
  396. static u32 _get_gpio_irqbank_mask(struct gpio_bank *bank)
  397. {
  398. void __iomem *reg = bank->base;
  399. u32 l;
  400. u32 mask = (1 << bank->width) - 1;
  401. reg += bank->regs->irqenable;
  402. l = __raw_readl(reg);
  403. if (bank->regs->irqenable_inv)
  404. l = ~l;
  405. l &= mask;
  406. return l;
  407. }
  408. static void _enable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
  409. {
  410. void __iomem *reg = bank->base;
  411. u32 l;
  412. if (bank->regs->set_irqenable) {
  413. reg += bank->regs->set_irqenable;
  414. l = gpio_mask;
  415. } else {
  416. reg += bank->regs->irqenable;
  417. l = __raw_readl(reg);
  418. if (bank->regs->irqenable_inv)
  419. l &= ~gpio_mask;
  420. else
  421. l |= gpio_mask;
  422. }
  423. __raw_writel(l, reg);
  424. }
  425. static void _disable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
  426. {
  427. void __iomem *reg = bank->base;
  428. u32 l;
  429. if (bank->regs->clr_irqenable) {
  430. reg += bank->regs->clr_irqenable;
  431. l = gpio_mask;
  432. } else {
  433. reg += bank->regs->irqenable;
  434. l = __raw_readl(reg);
  435. if (bank->regs->irqenable_inv)
  436. l |= gpio_mask;
  437. else
  438. l &= ~gpio_mask;
  439. }
  440. __raw_writel(l, reg);
  441. }
  442. static inline void _set_gpio_irqenable(struct gpio_bank *bank, int gpio, int enable)
  443. {
  444. _enable_gpio_irqbank(bank, GPIO_BIT(bank, gpio));
  445. }
  446. /*
  447. * Note that ENAWAKEUP needs to be enabled in GPIO_SYSCONFIG register.
  448. * 1510 does not seem to have a wake-up register. If JTAG is connected
  449. * to the target, system will wake up always on GPIO events. While
  450. * system is running all registered GPIO interrupts need to have wake-up
  451. * enabled. When system is suspended, only selected GPIO interrupts need
  452. * to have wake-up enabled.
  453. */
  454. static int _set_gpio_wakeup(struct gpio_bank *bank, int gpio, int enable)
  455. {
  456. u32 gpio_bit = GPIO_BIT(bank, gpio);
  457. unsigned long flags;
  458. if (bank->non_wakeup_gpios & gpio_bit) {
  459. dev_err(bank->dev,
  460. "Unable to modify wakeup on non-wakeup GPIO%d\n", gpio);
  461. return -EINVAL;
  462. }
  463. spin_lock_irqsave(&bank->lock, flags);
  464. if (enable)
  465. bank->suspend_wakeup |= gpio_bit;
  466. else
  467. bank->suspend_wakeup &= ~gpio_bit;
  468. spin_unlock_irqrestore(&bank->lock, flags);
  469. return 0;
  470. }
  471. static void _reset_gpio(struct gpio_bank *bank, int gpio)
  472. {
  473. _set_gpio_direction(bank, GPIO_INDEX(bank, gpio), 1);
  474. _set_gpio_irqenable(bank, gpio, 0);
  475. _clear_gpio_irqstatus(bank, gpio);
  476. _set_gpio_triggering(bank, GPIO_INDEX(bank, gpio), IRQ_TYPE_NONE);
  477. }
  478. /* Use disable_irq_wake() and enable_irq_wake() functions from drivers */
  479. static int gpio_wake_enable(struct irq_data *d, unsigned int enable)
  480. {
  481. unsigned int gpio = d->irq - IH_GPIO_BASE;
  482. struct gpio_bank *bank;
  483. int retval;
  484. bank = irq_data_get_irq_chip_data(d);
  485. retval = _set_gpio_wakeup(bank, gpio, enable);
  486. return retval;
  487. }
  488. static int omap_gpio_request(struct gpio_chip *chip, unsigned offset)
  489. {
  490. struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
  491. unsigned long flags;
  492. spin_lock_irqsave(&bank->lock, flags);
  493. /* Set trigger to none. You need to enable the desired trigger with
  494. * request_irq() or set_irq_type().
  495. */
  496. _set_gpio_triggering(bank, offset, IRQ_TYPE_NONE);
  497. #ifdef CONFIG_ARCH_OMAP15XX
  498. if (bank->method == METHOD_GPIO_1510) {
  499. void __iomem *reg;
  500. /* Claim the pin for MPU */
  501. reg = bank->base + OMAP1510_GPIO_PIN_CONTROL;
  502. __raw_writel(__raw_readl(reg) | (1 << offset), reg);
  503. }
  504. #endif
  505. if (!cpu_class_is_omap1()) {
  506. if (!bank->mod_usage) {
  507. void __iomem *reg = bank->base;
  508. u32 ctrl;
  509. if (cpu_is_omap24xx() || cpu_is_omap34xx())
  510. reg += OMAP24XX_GPIO_CTRL;
  511. else if (cpu_is_omap44xx())
  512. reg += OMAP4_GPIO_CTRL;
  513. ctrl = __raw_readl(reg);
  514. /* Module is enabled, clocks are not gated */
  515. ctrl &= 0xFFFFFFFE;
  516. __raw_writel(ctrl, reg);
  517. }
  518. bank->mod_usage |= 1 << offset;
  519. }
  520. spin_unlock_irqrestore(&bank->lock, flags);
  521. return 0;
  522. }
  523. static void omap_gpio_free(struct gpio_chip *chip, unsigned offset)
  524. {
  525. struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
  526. unsigned long flags;
  527. spin_lock_irqsave(&bank->lock, flags);
  528. #ifdef CONFIG_ARCH_OMAP16XX
  529. if (bank->method == METHOD_GPIO_1610) {
  530. /* Disable wake-up during idle for dynamic tick */
  531. void __iomem *reg = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
  532. __raw_writel(1 << offset, reg);
  533. }
  534. #endif
  535. #if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
  536. if (bank->method == METHOD_GPIO_24XX) {
  537. /* Disable wake-up during idle for dynamic tick */
  538. void __iomem *reg = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
  539. __raw_writel(1 << offset, reg);
  540. }
  541. #endif
  542. #ifdef CONFIG_ARCH_OMAP4
  543. if (bank->method == METHOD_GPIO_44XX) {
  544. /* Disable wake-up during idle for dynamic tick */
  545. void __iomem *reg = bank->base + OMAP4_GPIO_IRQWAKEN0;
  546. __raw_writel(1 << offset, reg);
  547. }
  548. #endif
  549. if (!cpu_class_is_omap1()) {
  550. bank->mod_usage &= ~(1 << offset);
  551. if (!bank->mod_usage) {
  552. void __iomem *reg = bank->base;
  553. u32 ctrl;
  554. if (cpu_is_omap24xx() || cpu_is_omap34xx())
  555. reg += OMAP24XX_GPIO_CTRL;
  556. else if (cpu_is_omap44xx())
  557. reg += OMAP4_GPIO_CTRL;
  558. ctrl = __raw_readl(reg);
  559. /* Module is disabled, clocks are gated */
  560. ctrl |= 1;
  561. __raw_writel(ctrl, reg);
  562. }
  563. }
  564. _reset_gpio(bank, bank->chip.base + offset);
  565. spin_unlock_irqrestore(&bank->lock, flags);
  566. }
  567. /*
  568. * We need to unmask the GPIO bank interrupt as soon as possible to
  569. * avoid missing GPIO interrupts for other lines in the bank.
  570. * Then we need to mask-read-clear-unmask the triggered GPIO lines
  571. * in the bank to avoid missing nested interrupts for a GPIO line.
  572. * If we wait to unmask individual GPIO lines in the bank after the
  573. * line's interrupt handler has been run, we may miss some nested
  574. * interrupts.
  575. */
  576. static void gpio_irq_handler(unsigned int irq, struct irq_desc *desc)
  577. {
  578. void __iomem *isr_reg = NULL;
  579. u32 isr;
  580. unsigned int gpio_irq, gpio_index;
  581. struct gpio_bank *bank;
  582. u32 retrigger = 0;
  583. int unmasked = 0;
  584. struct irq_chip *chip = irq_desc_get_chip(desc);
  585. chained_irq_enter(chip, desc);
  586. bank = irq_get_handler_data(irq);
  587. isr_reg = bank->base + bank->regs->irqstatus;
  588. if (WARN_ON(!isr_reg))
  589. goto exit;
  590. while(1) {
  591. u32 isr_saved, level_mask = 0;
  592. u32 enabled;
  593. enabled = _get_gpio_irqbank_mask(bank);
  594. isr_saved = isr = __raw_readl(isr_reg) & enabled;
  595. if (cpu_is_omap15xx() && (bank->method == METHOD_MPUIO))
  596. isr &= 0x0000ffff;
  597. if (cpu_class_is_omap2()) {
  598. level_mask = bank->level_mask & enabled;
  599. }
  600. /* clear edge sensitive interrupts before handler(s) are
  601. called so that we don't miss any interrupt occurred while
  602. executing them */
  603. _disable_gpio_irqbank(bank, isr_saved & ~level_mask);
  604. _clear_gpio_irqbank(bank, isr_saved & ~level_mask);
  605. _enable_gpio_irqbank(bank, isr_saved & ~level_mask);
  606. /* if there is only edge sensitive GPIO pin interrupts
  607. configured, we could unmask GPIO bank interrupt immediately */
  608. if (!level_mask && !unmasked) {
  609. unmasked = 1;
  610. chained_irq_exit(chip, desc);
  611. }
  612. isr |= retrigger;
  613. retrigger = 0;
  614. if (!isr)
  615. break;
  616. gpio_irq = bank->virtual_irq_start;
  617. for (; isr != 0; isr >>= 1, gpio_irq++) {
  618. gpio_index = GPIO_INDEX(bank, irq_to_gpio(gpio_irq));
  619. if (!(isr & 1))
  620. continue;
  621. #ifdef CONFIG_ARCH_OMAP1
  622. /*
  623. * Some chips can't respond to both rising and falling
  624. * at the same time. If this irq was requested with
  625. * both flags, we need to flip the ICR data for the IRQ
  626. * to respond to the IRQ for the opposite direction.
  627. * This will be indicated in the bank toggle_mask.
  628. */
  629. if (bank->toggle_mask & (1 << gpio_index))
  630. _toggle_gpio_edge_triggering(bank, gpio_index);
  631. #endif
  632. generic_handle_irq(gpio_irq);
  633. }
  634. }
  635. /* if bank has any level sensitive GPIO pin interrupt
  636. configured, we must unmask the bank interrupt only after
  637. handler(s) are executed in order to avoid spurious bank
  638. interrupt */
  639. exit:
  640. if (!unmasked)
  641. chained_irq_exit(chip, desc);
  642. }
  643. static void gpio_irq_shutdown(struct irq_data *d)
  644. {
  645. unsigned int gpio = d->irq - IH_GPIO_BASE;
  646. struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
  647. unsigned long flags;
  648. spin_lock_irqsave(&bank->lock, flags);
  649. _reset_gpio(bank, gpio);
  650. spin_unlock_irqrestore(&bank->lock, flags);
  651. }
  652. static void gpio_ack_irq(struct irq_data *d)
  653. {
  654. unsigned int gpio = d->irq - IH_GPIO_BASE;
  655. struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
  656. _clear_gpio_irqstatus(bank, gpio);
  657. }
  658. static void gpio_mask_irq(struct irq_data *d)
  659. {
  660. unsigned int gpio = d->irq - IH_GPIO_BASE;
  661. struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
  662. unsigned long flags;
  663. spin_lock_irqsave(&bank->lock, flags);
  664. _set_gpio_irqenable(bank, gpio, 0);
  665. _set_gpio_triggering(bank, GPIO_INDEX(bank, gpio), IRQ_TYPE_NONE);
  666. spin_unlock_irqrestore(&bank->lock, flags);
  667. }
  668. static void gpio_unmask_irq(struct irq_data *d)
  669. {
  670. unsigned int gpio = d->irq - IH_GPIO_BASE;
  671. struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
  672. unsigned int irq_mask = GPIO_BIT(bank, gpio);
  673. u32 trigger = irqd_get_trigger_type(d);
  674. unsigned long flags;
  675. spin_lock_irqsave(&bank->lock, flags);
  676. if (trigger)
  677. _set_gpio_triggering(bank, GPIO_INDEX(bank, gpio), trigger);
  678. /* For level-triggered GPIOs, the clearing must be done after
  679. * the HW source is cleared, thus after the handler has run */
  680. if (bank->level_mask & irq_mask) {
  681. _set_gpio_irqenable(bank, gpio, 0);
  682. _clear_gpio_irqstatus(bank, gpio);
  683. }
  684. _set_gpio_irqenable(bank, gpio, 1);
  685. spin_unlock_irqrestore(&bank->lock, flags);
  686. }
  687. static struct irq_chip gpio_irq_chip = {
  688. .name = "GPIO",
  689. .irq_shutdown = gpio_irq_shutdown,
  690. .irq_ack = gpio_ack_irq,
  691. .irq_mask = gpio_mask_irq,
  692. .irq_unmask = gpio_unmask_irq,
  693. .irq_set_type = gpio_irq_type,
  694. .irq_set_wake = gpio_wake_enable,
  695. };
  696. /*---------------------------------------------------------------------*/
  697. #ifdef CONFIG_ARCH_OMAP1
  698. #define bank_is_mpuio(bank) ((bank)->method == METHOD_MPUIO)
  699. #ifdef CONFIG_ARCH_OMAP16XX
  700. #include <linux/platform_device.h>
  701. static int omap_mpuio_suspend_noirq(struct device *dev)
  702. {
  703. struct platform_device *pdev = to_platform_device(dev);
  704. struct gpio_bank *bank = platform_get_drvdata(pdev);
  705. void __iomem *mask_reg = bank->base +
  706. OMAP_MPUIO_GPIO_MASKIT / bank->stride;
  707. unsigned long flags;
  708. spin_lock_irqsave(&bank->lock, flags);
  709. bank->saved_wakeup = __raw_readl(mask_reg);
  710. __raw_writel(0xffff & ~bank->suspend_wakeup, mask_reg);
  711. spin_unlock_irqrestore(&bank->lock, flags);
  712. return 0;
  713. }
  714. static int omap_mpuio_resume_noirq(struct device *dev)
  715. {
  716. struct platform_device *pdev = to_platform_device(dev);
  717. struct gpio_bank *bank = platform_get_drvdata(pdev);
  718. void __iomem *mask_reg = bank->base +
  719. OMAP_MPUIO_GPIO_MASKIT / bank->stride;
  720. unsigned long flags;
  721. spin_lock_irqsave(&bank->lock, flags);
  722. __raw_writel(bank->saved_wakeup, mask_reg);
  723. spin_unlock_irqrestore(&bank->lock, flags);
  724. return 0;
  725. }
  726. static const struct dev_pm_ops omap_mpuio_dev_pm_ops = {
  727. .suspend_noirq = omap_mpuio_suspend_noirq,
  728. .resume_noirq = omap_mpuio_resume_noirq,
  729. };
  730. /* use platform_driver for this. */
  731. static struct platform_driver omap_mpuio_driver = {
  732. .driver = {
  733. .name = "mpuio",
  734. .pm = &omap_mpuio_dev_pm_ops,
  735. },
  736. };
  737. static struct platform_device omap_mpuio_device = {
  738. .name = "mpuio",
  739. .id = -1,
  740. .dev = {
  741. .driver = &omap_mpuio_driver.driver,
  742. }
  743. /* could list the /proc/iomem resources */
  744. };
  745. static inline void mpuio_init(void)
  746. {
  747. struct gpio_bank *bank = &gpio_bank[0];
  748. platform_set_drvdata(&omap_mpuio_device, bank);
  749. if (platform_driver_register(&omap_mpuio_driver) == 0)
  750. (void) platform_device_register(&omap_mpuio_device);
  751. }
  752. #else
  753. static inline void mpuio_init(void) {}
  754. #endif /* 16xx */
  755. #else
  756. #define bank_is_mpuio(bank) 0
  757. static inline void mpuio_init(void) {}
  758. #endif
  759. /*---------------------------------------------------------------------*/
  760. /* REVISIT these are stupid implementations! replace by ones that
  761. * don't switch on METHOD_* and which mostly avoid spinlocks
  762. */
  763. static int gpio_input(struct gpio_chip *chip, unsigned offset)
  764. {
  765. struct gpio_bank *bank;
  766. unsigned long flags;
  767. bank = container_of(chip, struct gpio_bank, chip);
  768. spin_lock_irqsave(&bank->lock, flags);
  769. _set_gpio_direction(bank, offset, 1);
  770. spin_unlock_irqrestore(&bank->lock, flags);
  771. return 0;
  772. }
  773. static int gpio_is_input(struct gpio_bank *bank, int mask)
  774. {
  775. void __iomem *reg = bank->base + bank->regs->direction;
  776. return __raw_readl(reg) & mask;
  777. }
  778. static int gpio_get(struct gpio_chip *chip, unsigned offset)
  779. {
  780. struct gpio_bank *bank;
  781. void __iomem *reg;
  782. int gpio;
  783. u32 mask;
  784. gpio = chip->base + offset;
  785. bank = container_of(chip, struct gpio_bank, chip);
  786. reg = bank->base;
  787. mask = GPIO_BIT(bank, gpio);
  788. if (gpio_is_input(bank, mask))
  789. return _get_gpio_datain(bank, gpio);
  790. else
  791. return _get_gpio_dataout(bank, gpio);
  792. }
  793. static int gpio_output(struct gpio_chip *chip, unsigned offset, int value)
  794. {
  795. struct gpio_bank *bank;
  796. unsigned long flags;
  797. bank = container_of(chip, struct gpio_bank, chip);
  798. spin_lock_irqsave(&bank->lock, flags);
  799. bank->set_dataout(bank, offset, value);
  800. _set_gpio_direction(bank, offset, 0);
  801. spin_unlock_irqrestore(&bank->lock, flags);
  802. return 0;
  803. }
  804. static int gpio_debounce(struct gpio_chip *chip, unsigned offset,
  805. unsigned debounce)
  806. {
  807. struct gpio_bank *bank;
  808. unsigned long flags;
  809. bank = container_of(chip, struct gpio_bank, chip);
  810. if (!bank->dbck) {
  811. bank->dbck = clk_get(bank->dev, "dbclk");
  812. if (IS_ERR(bank->dbck))
  813. dev_err(bank->dev, "Could not get gpio dbck\n");
  814. }
  815. spin_lock_irqsave(&bank->lock, flags);
  816. _set_gpio_debounce(bank, offset, debounce);
  817. spin_unlock_irqrestore(&bank->lock, flags);
  818. return 0;
  819. }
  820. static void gpio_set(struct gpio_chip *chip, unsigned offset, int value)
  821. {
  822. struct gpio_bank *bank;
  823. unsigned long flags;
  824. bank = container_of(chip, struct gpio_bank, chip);
  825. spin_lock_irqsave(&bank->lock, flags);
  826. bank->set_dataout(bank, offset, value);
  827. spin_unlock_irqrestore(&bank->lock, flags);
  828. }
  829. static int gpio_2irq(struct gpio_chip *chip, unsigned offset)
  830. {
  831. struct gpio_bank *bank;
  832. bank = container_of(chip, struct gpio_bank, chip);
  833. return bank->virtual_irq_start + offset;
  834. }
  835. /*---------------------------------------------------------------------*/
  836. static void __init omap_gpio_show_rev(struct gpio_bank *bank)
  837. {
  838. static bool called;
  839. u32 rev;
  840. if (called || bank->regs->revision == USHRT_MAX)
  841. return;
  842. rev = __raw_readw(bank->base + bank->regs->revision);
  843. pr_info("OMAP GPIO hardware version %d.%d\n",
  844. (rev >> 4) & 0x0f, rev & 0x0f);
  845. called = true;
  846. }
  847. /* This lock class tells lockdep that GPIO irqs are in a different
  848. * category than their parents, so it won't report false recursion.
  849. */
  850. static struct lock_class_key gpio_lock_class;
  851. static inline int init_gpio_info(struct platform_device *pdev)
  852. {
  853. /* TODO: Analyze removing gpio_bank_count usage from driver code */
  854. gpio_bank = kzalloc(gpio_bank_count * sizeof(struct gpio_bank),
  855. GFP_KERNEL);
  856. if (!gpio_bank) {
  857. dev_err(&pdev->dev, "Memory alloc failed for gpio_bank\n");
  858. return -ENOMEM;
  859. }
  860. return 0;
  861. }
  862. /* TODO: Cleanup cpu_is_* checks */
  863. static void omap_gpio_mod_init(struct gpio_bank *bank, int id)
  864. {
  865. if (cpu_class_is_omap2()) {
  866. if (cpu_is_omap44xx()) {
  867. __raw_writel(0xffffffff, bank->base +
  868. OMAP4_GPIO_IRQSTATUSCLR0);
  869. __raw_writel(0x00000000, bank->base +
  870. OMAP4_GPIO_DEBOUNCENABLE);
  871. /* Initialize interface clk ungated, module enabled */
  872. __raw_writel(0, bank->base + OMAP4_GPIO_CTRL);
  873. } else if (cpu_is_omap34xx()) {
  874. __raw_writel(0x00000000, bank->base +
  875. OMAP24XX_GPIO_IRQENABLE1);
  876. __raw_writel(0xffffffff, bank->base +
  877. OMAP24XX_GPIO_IRQSTATUS1);
  878. __raw_writel(0x00000000, bank->base +
  879. OMAP24XX_GPIO_DEBOUNCE_EN);
  880. /* Initialize interface clk ungated, module enabled */
  881. __raw_writel(0, bank->base + OMAP24XX_GPIO_CTRL);
  882. } else if (cpu_is_omap24xx()) {
  883. static const u32 non_wakeup_gpios[] = {
  884. 0xe203ffc0, 0x08700040
  885. };
  886. if (id < ARRAY_SIZE(non_wakeup_gpios))
  887. bank->non_wakeup_gpios = non_wakeup_gpios[id];
  888. }
  889. } else if (cpu_class_is_omap1()) {
  890. if (bank_is_mpuio(bank))
  891. __raw_writew(0xffff, bank->base +
  892. OMAP_MPUIO_GPIO_MASKIT / bank->stride);
  893. if (cpu_is_omap15xx() && bank->method == METHOD_GPIO_1510) {
  894. __raw_writew(0xffff, bank->base
  895. + OMAP1510_GPIO_INT_MASK);
  896. __raw_writew(0x0000, bank->base
  897. + OMAP1510_GPIO_INT_STATUS);
  898. }
  899. if (cpu_is_omap16xx() && bank->method == METHOD_GPIO_1610) {
  900. __raw_writew(0x0000, bank->base
  901. + OMAP1610_GPIO_IRQENABLE1);
  902. __raw_writew(0xffff, bank->base
  903. + OMAP1610_GPIO_IRQSTATUS1);
  904. __raw_writew(0x0014, bank->base
  905. + OMAP1610_GPIO_SYSCONFIG);
  906. /*
  907. * Enable system clock for GPIO module.
  908. * The CAM_CLK_CTRL *is* really the right place.
  909. */
  910. omap_writel(omap_readl(ULPD_CAM_CLK_CTRL) | 0x04,
  911. ULPD_CAM_CLK_CTRL);
  912. }
  913. if (cpu_is_omap7xx() && bank->method == METHOD_GPIO_7XX) {
  914. __raw_writel(0xffffffff, bank->base
  915. + OMAP7XX_GPIO_INT_MASK);
  916. __raw_writel(0x00000000, bank->base
  917. + OMAP7XX_GPIO_INT_STATUS);
  918. }
  919. }
  920. }
  921. static __init void
  922. omap_mpuio_alloc_gc(struct gpio_bank *bank, unsigned int irq_start,
  923. unsigned int num)
  924. {
  925. struct irq_chip_generic *gc;
  926. struct irq_chip_type *ct;
  927. gc = irq_alloc_generic_chip("MPUIO", 1, irq_start, bank->base,
  928. handle_simple_irq);
  929. ct = gc->chip_types;
  930. /* NOTE: No ack required, reading IRQ status clears it. */
  931. ct->chip.irq_mask = irq_gc_mask_set_bit;
  932. ct->chip.irq_unmask = irq_gc_mask_clr_bit;
  933. ct->chip.irq_set_type = gpio_irq_type;
  934. /* REVISIT: assuming only 16xx supports MPUIO wake events */
  935. if (cpu_is_omap16xx())
  936. ct->chip.irq_set_wake = gpio_wake_enable,
  937. ct->regs.mask = OMAP_MPUIO_GPIO_INT / bank->stride;
  938. irq_setup_generic_chip(gc, IRQ_MSK(num), IRQ_GC_INIT_MASK_CACHE,
  939. IRQ_NOREQUEST | IRQ_NOPROBE, 0);
  940. }
  941. static void __devinit omap_gpio_chip_init(struct gpio_bank *bank)
  942. {
  943. int j;
  944. static int gpio;
  945. bank->mod_usage = 0;
  946. /*
  947. * REVISIT eventually switch from OMAP-specific gpio structs
  948. * over to the generic ones
  949. */
  950. bank->chip.request = omap_gpio_request;
  951. bank->chip.free = omap_gpio_free;
  952. bank->chip.direction_input = gpio_input;
  953. bank->chip.get = gpio_get;
  954. bank->chip.direction_output = gpio_output;
  955. bank->chip.set_debounce = gpio_debounce;
  956. bank->chip.set = gpio_set;
  957. bank->chip.to_irq = gpio_2irq;
  958. if (bank_is_mpuio(bank)) {
  959. bank->chip.label = "mpuio";
  960. #ifdef CONFIG_ARCH_OMAP16XX
  961. bank->chip.dev = &omap_mpuio_device.dev;
  962. #endif
  963. bank->chip.base = OMAP_MPUIO(0);
  964. } else {
  965. bank->chip.label = "gpio";
  966. bank->chip.base = gpio;
  967. gpio += bank->width;
  968. }
  969. bank->chip.ngpio = bank->width;
  970. gpiochip_add(&bank->chip);
  971. for (j = bank->virtual_irq_start;
  972. j < bank->virtual_irq_start + bank->width; j++) {
  973. irq_set_lockdep_class(j, &gpio_lock_class);
  974. irq_set_chip_data(j, bank);
  975. if (bank_is_mpuio(bank)) {
  976. omap_mpuio_alloc_gc(bank, j, bank->width);
  977. } else {
  978. irq_set_chip(j, &gpio_irq_chip);
  979. irq_set_handler(j, handle_simple_irq);
  980. set_irq_flags(j, IRQF_VALID);
  981. }
  982. }
  983. irq_set_chained_handler(bank->irq, gpio_irq_handler);
  984. irq_set_handler_data(bank->irq, bank);
  985. }
  986. static int __devinit omap_gpio_probe(struct platform_device *pdev)
  987. {
  988. static int gpio_init_done;
  989. struct omap_gpio_platform_data *pdata;
  990. struct resource *res;
  991. int id;
  992. struct gpio_bank *bank;
  993. if (!pdev->dev.platform_data)
  994. return -EINVAL;
  995. pdata = pdev->dev.platform_data;
  996. if (!gpio_init_done) {
  997. int ret;
  998. ret = init_gpio_info(pdev);
  999. if (ret)
  1000. return ret;
  1001. }
  1002. id = pdev->id;
  1003. bank = &gpio_bank[id];
  1004. res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  1005. if (unlikely(!res)) {
  1006. dev_err(&pdev->dev, "GPIO Bank %i Invalid IRQ resource\n", id);
  1007. return -ENODEV;
  1008. }
  1009. bank->irq = res->start;
  1010. bank->virtual_irq_start = pdata->virtual_irq_start;
  1011. bank->method = pdata->bank_type;
  1012. bank->dev = &pdev->dev;
  1013. bank->dbck_flag = pdata->dbck_flag;
  1014. bank->stride = pdata->bank_stride;
  1015. bank->width = pdata->bank_width;
  1016. bank->regs = pdata->regs;
  1017. if (bank->regs->set_dataout && bank->regs->clr_dataout)
  1018. bank->set_dataout = _set_gpio_dataout_reg;
  1019. else
  1020. bank->set_dataout = _set_gpio_dataout_mask;
  1021. spin_lock_init(&bank->lock);
  1022. /* Static mapping, never released */
  1023. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1024. if (unlikely(!res)) {
  1025. dev_err(&pdev->dev, "GPIO Bank %i Invalid mem resource\n", id);
  1026. return -ENODEV;
  1027. }
  1028. bank->base = ioremap(res->start, resource_size(res));
  1029. if (!bank->base) {
  1030. dev_err(&pdev->dev, "Could not ioremap gpio bank%i\n", id);
  1031. return -ENOMEM;
  1032. }
  1033. pm_runtime_enable(bank->dev);
  1034. pm_runtime_get_sync(bank->dev);
  1035. omap_gpio_mod_init(bank, id);
  1036. omap_gpio_chip_init(bank);
  1037. omap_gpio_show_rev(bank);
  1038. if (!gpio_init_done)
  1039. gpio_init_done = 1;
  1040. return 0;
  1041. }
  1042. #if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP2PLUS)
  1043. static int omap_gpio_suspend(void)
  1044. {
  1045. int i;
  1046. if (!cpu_class_is_omap2() && !cpu_is_omap16xx())
  1047. return 0;
  1048. for (i = 0; i < gpio_bank_count; i++) {
  1049. struct gpio_bank *bank = &gpio_bank[i];
  1050. void __iomem *wake_status;
  1051. void __iomem *wake_clear;
  1052. void __iomem *wake_set;
  1053. unsigned long flags;
  1054. switch (bank->method) {
  1055. #ifdef CONFIG_ARCH_OMAP16XX
  1056. case METHOD_GPIO_1610:
  1057. wake_status = bank->base + OMAP1610_GPIO_WAKEUPENABLE;
  1058. wake_clear = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
  1059. wake_set = bank->base + OMAP1610_GPIO_SET_WAKEUPENA;
  1060. break;
  1061. #endif
  1062. #if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
  1063. case METHOD_GPIO_24XX:
  1064. wake_status = bank->base + OMAP24XX_GPIO_WAKE_EN;
  1065. wake_clear = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
  1066. wake_set = bank->base + OMAP24XX_GPIO_SETWKUENA;
  1067. break;
  1068. #endif
  1069. #ifdef CONFIG_ARCH_OMAP4
  1070. case METHOD_GPIO_44XX:
  1071. wake_status = bank->base + OMAP4_GPIO_IRQWAKEN0;
  1072. wake_clear = bank->base + OMAP4_GPIO_IRQWAKEN0;
  1073. wake_set = bank->base + OMAP4_GPIO_IRQWAKEN0;
  1074. break;
  1075. #endif
  1076. default:
  1077. continue;
  1078. }
  1079. spin_lock_irqsave(&bank->lock, flags);
  1080. bank->saved_wakeup = __raw_readl(wake_status);
  1081. __raw_writel(0xffffffff, wake_clear);
  1082. __raw_writel(bank->suspend_wakeup, wake_set);
  1083. spin_unlock_irqrestore(&bank->lock, flags);
  1084. }
  1085. return 0;
  1086. }
  1087. static void omap_gpio_resume(void)
  1088. {
  1089. int i;
  1090. if (!cpu_class_is_omap2() && !cpu_is_omap16xx())
  1091. return;
  1092. for (i = 0; i < gpio_bank_count; i++) {
  1093. struct gpio_bank *bank = &gpio_bank[i];
  1094. void __iomem *wake_clear;
  1095. void __iomem *wake_set;
  1096. unsigned long flags;
  1097. switch (bank->method) {
  1098. #ifdef CONFIG_ARCH_OMAP16XX
  1099. case METHOD_GPIO_1610:
  1100. wake_clear = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
  1101. wake_set = bank->base + OMAP1610_GPIO_SET_WAKEUPENA;
  1102. break;
  1103. #endif
  1104. #if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
  1105. case METHOD_GPIO_24XX:
  1106. wake_clear = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
  1107. wake_set = bank->base + OMAP24XX_GPIO_SETWKUENA;
  1108. break;
  1109. #endif
  1110. #ifdef CONFIG_ARCH_OMAP4
  1111. case METHOD_GPIO_44XX:
  1112. wake_clear = bank->base + OMAP4_GPIO_IRQWAKEN0;
  1113. wake_set = bank->base + OMAP4_GPIO_IRQWAKEN0;
  1114. break;
  1115. #endif
  1116. default:
  1117. continue;
  1118. }
  1119. spin_lock_irqsave(&bank->lock, flags);
  1120. __raw_writel(0xffffffff, wake_clear);
  1121. __raw_writel(bank->saved_wakeup, wake_set);
  1122. spin_unlock_irqrestore(&bank->lock, flags);
  1123. }
  1124. }
  1125. static struct syscore_ops omap_gpio_syscore_ops = {
  1126. .suspend = omap_gpio_suspend,
  1127. .resume = omap_gpio_resume,
  1128. };
  1129. #endif
  1130. #ifdef CONFIG_ARCH_OMAP2PLUS
  1131. static int workaround_enabled;
  1132. void omap2_gpio_prepare_for_idle(int off_mode)
  1133. {
  1134. int i, c = 0;
  1135. int min = 0;
  1136. if (cpu_is_omap34xx())
  1137. min = 1;
  1138. for (i = min; i < gpio_bank_count; i++) {
  1139. struct gpio_bank *bank = &gpio_bank[i];
  1140. u32 l1 = 0, l2 = 0;
  1141. int j;
  1142. for (j = 0; j < hweight_long(bank->dbck_enable_mask); j++)
  1143. clk_disable(bank->dbck);
  1144. if (!off_mode)
  1145. continue;
  1146. /* If going to OFF, remove triggering for all
  1147. * non-wakeup GPIOs. Otherwise spurious IRQs will be
  1148. * generated. See OMAP2420 Errata item 1.101. */
  1149. if (!(bank->enabled_non_wakeup_gpios))
  1150. continue;
  1151. if (cpu_is_omap24xx() || cpu_is_omap34xx()) {
  1152. bank->saved_datain = __raw_readl(bank->base +
  1153. OMAP24XX_GPIO_DATAIN);
  1154. l1 = __raw_readl(bank->base +
  1155. OMAP24XX_GPIO_FALLINGDETECT);
  1156. l2 = __raw_readl(bank->base +
  1157. OMAP24XX_GPIO_RISINGDETECT);
  1158. }
  1159. if (cpu_is_omap44xx()) {
  1160. bank->saved_datain = __raw_readl(bank->base +
  1161. OMAP4_GPIO_DATAIN);
  1162. l1 = __raw_readl(bank->base +
  1163. OMAP4_GPIO_FALLINGDETECT);
  1164. l2 = __raw_readl(bank->base +
  1165. OMAP4_GPIO_RISINGDETECT);
  1166. }
  1167. bank->saved_fallingdetect = l1;
  1168. bank->saved_risingdetect = l2;
  1169. l1 &= ~bank->enabled_non_wakeup_gpios;
  1170. l2 &= ~bank->enabled_non_wakeup_gpios;
  1171. if (cpu_is_omap24xx() || cpu_is_omap34xx()) {
  1172. __raw_writel(l1, bank->base +
  1173. OMAP24XX_GPIO_FALLINGDETECT);
  1174. __raw_writel(l2, bank->base +
  1175. OMAP24XX_GPIO_RISINGDETECT);
  1176. }
  1177. if (cpu_is_omap44xx()) {
  1178. __raw_writel(l1, bank->base + OMAP4_GPIO_FALLINGDETECT);
  1179. __raw_writel(l2, bank->base + OMAP4_GPIO_RISINGDETECT);
  1180. }
  1181. c++;
  1182. }
  1183. if (!c) {
  1184. workaround_enabled = 0;
  1185. return;
  1186. }
  1187. workaround_enabled = 1;
  1188. }
  1189. void omap2_gpio_resume_after_idle(void)
  1190. {
  1191. int i;
  1192. int min = 0;
  1193. if (cpu_is_omap34xx())
  1194. min = 1;
  1195. for (i = min; i < gpio_bank_count; i++) {
  1196. struct gpio_bank *bank = &gpio_bank[i];
  1197. u32 l = 0, gen, gen0, gen1;
  1198. int j;
  1199. for (j = 0; j < hweight_long(bank->dbck_enable_mask); j++)
  1200. clk_enable(bank->dbck);
  1201. if (!workaround_enabled)
  1202. continue;
  1203. if (!(bank->enabled_non_wakeup_gpios))
  1204. continue;
  1205. if (cpu_is_omap24xx() || cpu_is_omap34xx()) {
  1206. __raw_writel(bank->saved_fallingdetect,
  1207. bank->base + OMAP24XX_GPIO_FALLINGDETECT);
  1208. __raw_writel(bank->saved_risingdetect,
  1209. bank->base + OMAP24XX_GPIO_RISINGDETECT);
  1210. l = __raw_readl(bank->base + OMAP24XX_GPIO_DATAIN);
  1211. }
  1212. if (cpu_is_omap44xx()) {
  1213. __raw_writel(bank->saved_fallingdetect,
  1214. bank->base + OMAP4_GPIO_FALLINGDETECT);
  1215. __raw_writel(bank->saved_risingdetect,
  1216. bank->base + OMAP4_GPIO_RISINGDETECT);
  1217. l = __raw_readl(bank->base + OMAP4_GPIO_DATAIN);
  1218. }
  1219. /* Check if any of the non-wakeup interrupt GPIOs have changed
  1220. * state. If so, generate an IRQ by software. This is
  1221. * horribly racy, but it's the best we can do to work around
  1222. * this silicon bug. */
  1223. l ^= bank->saved_datain;
  1224. l &= bank->enabled_non_wakeup_gpios;
  1225. /*
  1226. * No need to generate IRQs for the rising edge for gpio IRQs
  1227. * configured with falling edge only; and vice versa.
  1228. */
  1229. gen0 = l & bank->saved_fallingdetect;
  1230. gen0 &= bank->saved_datain;
  1231. gen1 = l & bank->saved_risingdetect;
  1232. gen1 &= ~(bank->saved_datain);
  1233. /* FIXME: Consider GPIO IRQs with level detections properly! */
  1234. gen = l & (~(bank->saved_fallingdetect) &
  1235. ~(bank->saved_risingdetect));
  1236. /* Consider all GPIO IRQs needed to be updated */
  1237. gen |= gen0 | gen1;
  1238. if (gen) {
  1239. u32 old0, old1;
  1240. if (cpu_is_omap24xx() || cpu_is_omap34xx()) {
  1241. old0 = __raw_readl(bank->base +
  1242. OMAP24XX_GPIO_LEVELDETECT0);
  1243. old1 = __raw_readl(bank->base +
  1244. OMAP24XX_GPIO_LEVELDETECT1);
  1245. __raw_writel(old0 | gen, bank->base +
  1246. OMAP24XX_GPIO_LEVELDETECT0);
  1247. __raw_writel(old1 | gen, bank->base +
  1248. OMAP24XX_GPIO_LEVELDETECT1);
  1249. __raw_writel(old0, bank->base +
  1250. OMAP24XX_GPIO_LEVELDETECT0);
  1251. __raw_writel(old1, bank->base +
  1252. OMAP24XX_GPIO_LEVELDETECT1);
  1253. }
  1254. if (cpu_is_omap44xx()) {
  1255. old0 = __raw_readl(bank->base +
  1256. OMAP4_GPIO_LEVELDETECT0);
  1257. old1 = __raw_readl(bank->base +
  1258. OMAP4_GPIO_LEVELDETECT1);
  1259. __raw_writel(old0 | l, bank->base +
  1260. OMAP4_GPIO_LEVELDETECT0);
  1261. __raw_writel(old1 | l, bank->base +
  1262. OMAP4_GPIO_LEVELDETECT1);
  1263. __raw_writel(old0, bank->base +
  1264. OMAP4_GPIO_LEVELDETECT0);
  1265. __raw_writel(old1, bank->base +
  1266. OMAP4_GPIO_LEVELDETECT1);
  1267. }
  1268. }
  1269. }
  1270. }
  1271. #endif
  1272. #ifdef CONFIG_ARCH_OMAP3
  1273. /* save the registers of bank 2-6 */
  1274. void omap_gpio_save_context(void)
  1275. {
  1276. int i;
  1277. /* saving banks from 2-6 only since GPIO1 is in WKUP */
  1278. for (i = 1; i < gpio_bank_count; i++) {
  1279. struct gpio_bank *bank = &gpio_bank[i];
  1280. gpio_context[i].irqenable1 =
  1281. __raw_readl(bank->base + OMAP24XX_GPIO_IRQENABLE1);
  1282. gpio_context[i].irqenable2 =
  1283. __raw_readl(bank->base + OMAP24XX_GPIO_IRQENABLE2);
  1284. gpio_context[i].wake_en =
  1285. __raw_readl(bank->base + OMAP24XX_GPIO_WAKE_EN);
  1286. gpio_context[i].ctrl =
  1287. __raw_readl(bank->base + OMAP24XX_GPIO_CTRL);
  1288. gpio_context[i].oe =
  1289. __raw_readl(bank->base + OMAP24XX_GPIO_OE);
  1290. gpio_context[i].leveldetect0 =
  1291. __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT0);
  1292. gpio_context[i].leveldetect1 =
  1293. __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT1);
  1294. gpio_context[i].risingdetect =
  1295. __raw_readl(bank->base + OMAP24XX_GPIO_RISINGDETECT);
  1296. gpio_context[i].fallingdetect =
  1297. __raw_readl(bank->base + OMAP24XX_GPIO_FALLINGDETECT);
  1298. gpio_context[i].dataout =
  1299. __raw_readl(bank->base + OMAP24XX_GPIO_DATAOUT);
  1300. }
  1301. }
  1302. /* restore the required registers of bank 2-6 */
  1303. void omap_gpio_restore_context(void)
  1304. {
  1305. int i;
  1306. for (i = 1; i < gpio_bank_count; i++) {
  1307. struct gpio_bank *bank = &gpio_bank[i];
  1308. __raw_writel(gpio_context[i].irqenable1,
  1309. bank->base + OMAP24XX_GPIO_IRQENABLE1);
  1310. __raw_writel(gpio_context[i].irqenable2,
  1311. bank->base + OMAP24XX_GPIO_IRQENABLE2);
  1312. __raw_writel(gpio_context[i].wake_en,
  1313. bank->base + OMAP24XX_GPIO_WAKE_EN);
  1314. __raw_writel(gpio_context[i].ctrl,
  1315. bank->base + OMAP24XX_GPIO_CTRL);
  1316. __raw_writel(gpio_context[i].oe,
  1317. bank->base + OMAP24XX_GPIO_OE);
  1318. __raw_writel(gpio_context[i].leveldetect0,
  1319. bank->base + OMAP24XX_GPIO_LEVELDETECT0);
  1320. __raw_writel(gpio_context[i].leveldetect1,
  1321. bank->base + OMAP24XX_GPIO_LEVELDETECT1);
  1322. __raw_writel(gpio_context[i].risingdetect,
  1323. bank->base + OMAP24XX_GPIO_RISINGDETECT);
  1324. __raw_writel(gpio_context[i].fallingdetect,
  1325. bank->base + OMAP24XX_GPIO_FALLINGDETECT);
  1326. __raw_writel(gpio_context[i].dataout,
  1327. bank->base + OMAP24XX_GPIO_DATAOUT);
  1328. }
  1329. }
  1330. #endif
  1331. static struct platform_driver omap_gpio_driver = {
  1332. .probe = omap_gpio_probe,
  1333. .driver = {
  1334. .name = "omap_gpio",
  1335. },
  1336. };
  1337. /*
  1338. * gpio driver register needs to be done before
  1339. * machine_init functions access gpio APIs.
  1340. * Hence omap_gpio_drv_reg() is a postcore_initcall.
  1341. */
  1342. static int __init omap_gpio_drv_reg(void)
  1343. {
  1344. return platform_driver_register(&omap_gpio_driver);
  1345. }
  1346. postcore_initcall(omap_gpio_drv_reg);
  1347. static int __init omap_gpio_sysinit(void)
  1348. {
  1349. mpuio_init();
  1350. #if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP2PLUS)
  1351. if (cpu_is_omap16xx() || cpu_class_is_omap2())
  1352. register_syscore_ops(&omap_gpio_syscore_ops);
  1353. #endif
  1354. return 0;
  1355. }
  1356. arch_initcall(omap_gpio_sysinit);